

# DLP® Digital Controller for the DLP3000 DMD

Check for Samples: DLPC300

#### **FEATURES**

- Supports Reliable Operation of the DLP3000 DMD
- Multi-Mode, 24-Bit Input Port:
  - Supports Parallel RGB With Pixel Clock Up to 33.5 MHz and 3 Input Color Bit-Depth Options:
    - 24-Bit RGB888 or 4:4:4 YCrCb888
    - 18-Bit RGB666 or 4:4:4 YCrCb666
    - 16-Bit RGB565 or 4:2:2 YCrCb565
  - Supports 8-Bit BT.656 Bus Mode With Pixel Clock Up to 33.5 MHz
- Supports Input Resolutions 608x684, 854x480 (WVGA), 640x480 (VGA), 320x240 (QVGA)
- Pattern Input Mode
  - One-to-One Mapping of Input Data to Micromirrors
  - 1-Bit Binary Pattern Rates up to 4000-Hz
  - 8-Bit Grayscale Pattern Rates up to 120-Hz
- Video Input Mode with Pixel Data Processing
  - Supports 1Hz to 60Hz Frame Rates
  - Programmable Degamma
  - Spatial-Temporal Multiplexing (Dithering)
  - Automatic Gain Control
  - Color Space Conversion
- Output Trigger Signal for Synchronizing with Camera, Sensor, or Other Peripherals
- System Control:
  - I<sup>2</sup>C Control of Device Configuration
  - Programmable Current Control of up to 3 LEDs

- Integrated DMD Reset Driver Control
- DMD Horizontal and Vertical Display Image Flip
- Low Power Consumption: Only 93 mW (Typical)
- External Memory Support:
  - 166-MHz Mobile DDR SDRAM
  - 33.3-MHz Serial FLASH
- 176-Pin, 7 × 7 mm with 0.4-mm Pitch VFBGA Package

#### **APPLICATIONS**

- Machine Vision
- Industrial Inline Inspection
- 3D Scanning
- 3D Optical Metrology
- · Automated Fingerprint Identification
- · Face Recognition
- Augmented Reality
- Embedded Display
- Interactive Display
- Information Overlay
- Spectroscopy
- Chemical Analyzers
- Medical Instruments
- · Photo-Stimulation
- Virtual Gauges

### **DESCRIPTION**

The DLPC300 digital controller, part of the DLP 0.3 WVGA chipset, supports reliable operation of the DLP3000 DMD. The DLPC300 controller also provides a convenient, multi-functional interface between user electronics and the DMD, enabling high-speed pattern rates (up to 4 kHz binary), providing LED control and data formatting for multiple input resolutions. The DLPC300 also outputs a trigger signal for synchronizing displayed patterns with a camera, sensor, or other peripherals.

The DLPC300 controller enables integration of the DLP 0.3 WVGA chipset into small-form-factor and low-cost light steering applications. Example end equipments for the 0.3 WVGA chipset include 3D scanning or metrology systems with structured light, interactive displays, chemical analyzers, medical instruments, and other end equipments requiring spatial light modulation (or light steering and patterning).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DLP is a registered trademark of Texas Instruments. DLP is a registered trademark of Texas Insturments.



The DLPC300 is one of the two devices in the 0.3 WVGA chipset (see Figure 1). The other device is the DLP3000 DMD. After RESET is released, the DLPC300 controller reads the configuration information stored in the serial FLASH. The configuration information is available for download from DLPR300 product folder. See the 0.3 WVGA Chip-Set data sheet (TI literature number DLPZ005) for further details.



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



Figure 1. Chipset Block Diagram

In DLP-based solutions, image data is 100% digital from the DLPC300 input port to the image on the DMD. The image stays in digital form and is never converted into an analog signal. The DLPC300 processes the digital input image and converts the data into a format needed by the DLP3000. The DLP3000 then steers light by using binary pulse-width-modulation (PWM) for each pixel mirror. Refer to DLP3000 Data Sheet (TI literature number DLPS022) for further details.

Figure 2 is the DLPC300 functional block diagram. As part of the pixel processing functions, the DLPC300 offers format conversion functions: chroma interpolation for 4:2:2 and 4:4:4, color-space conversion, and gamma correction. The DLPC300 also offers several image-enhancement functions: programmable degamma, automatic gain control, and image resizing. Additionally, the DLPC300 offers an artifact migration function through spatial-temporal multiplexing (dithering). Finally, the DLPC300 offers the necessary functions to format the input data to the DMD. The pixel processing functions allow the DLPC300 and DLP3000 to support a wide variety of resolutions including NTSC, PAL, QVGA, QWVGA, VGA, and WVGA. The pixel processing functions can be optionally bypassed with the native 608 × 684 pixel resolution.

When accurate pattern display is needed, the native 608x684 input resolution pattern has a one-to-one association with the corresponding micromirror on the DLP3000. The DLPC300 enables high-speed display of these patterns: up to 1440 Hz for binary (1-Bit) patterns and up to 120 Hz for 8-Bit patterns. This functionality is well-suited for techniques such as structured light, rapid manufacturing, or digital exposure.



Figure 2. DLPC300 Functional Block Diagram

Commands can be input to the DLPC300 over an I<sup>2</sup>C interface.

The DLPC300 takes as input 16-, 18- or 24-bit RGB data at up to 60-Hz frame rate. This frame rate is composed of three colors (red, green, and blue) with each color equally divided in the 60-Hz frame rate. Thus, each color has a 5.55 ms time slot allocated. Because each color has 5-, 6-, or 8-bit depth, each color time slot is further divided into bit-planes. A bit-plane consists of a one-bit representation of all the pixels in the image. See Figure 3.

Copyright © 2012, Texas Instruments Incorporated





Figure 3. Bit Slices

The length of each bit-plane in the time slot is weighted by the corresponding power of 2 of its binary representation. This provides a binary pulse-width modulation of the image. For example, a 24-bit RGB input has three colors with 8-bit depth each. Each color time slot is divided into eight bit-planes, with the sum of all bit planes in the time slot equal to 256. See Figure 4 for an illustration of this partition of the bits in a frame.



Figure 4. Bit Partition in a Frame for an 8-Bit Color

Therefore, a single video frame is composed of a series of bit-planes. Because the DMD mirrors can be either on or off, an image is created by turning on the mirrors corresponding to the bit set in a bit-plane. With the binary pulse-width modulation, the intensity level of the color is reproduced by controlling the amount of time the mirror is on. For a 24-bit RGB frame image inputted to the DLP300, the DLPC300 creates twenty-four bit planes, stores them on the mDDR, and sends them to the DLP3000 DMD, one bit-plane at a time. Depending on the bit weight of the bit-plane, the DLPC300 controls the time this bit-plane is exposed to light, controlling the intensity of the bit-plane. To improve image quality in video frames, these bit-planes, time slots, and color frames are intertwined and interleaved with spatial-temporal algorithms by the DLPC300.

For other applications where this image enhancement is not desired, the video processing algorithms can be bypassed and replaced with a specific set of bit-planes. The bit-depth of the pattern is then allocated into the corresponding time slots. Futhermore, an output trigger signal is also synchronized with these time slots to indicate when the image is displayed. For structured light applications this mechanism provides the capability to display a set of patterns and signal a camera to capture these patterns overlayed on an object.

Figure 5 illustrates the bit planes and corresponding output triggers for 3-bit, 6-bit, and 12-bit RBG. Table 1 shows the allowed pattern combinations in relation to the bit depth of the pattern.



Figure 5. Bit Planes and Output Trigger for 3-, 6-, and 12-Bit RGB Input

| COLOR MODE |                                            | NUMBER OF<br>PATTERNS<br>PER FRAME | FRAME<br>RATE           | PATTERN RATE    |
|------------|--------------------------------------------|------------------------------------|-------------------------|-----------------|
|            | 1 bit per pixel                            | 24                                 |                         | 24 × Frame Rate |
|            | 2 bits per pixel                           | 12                                 |                         | 12 × Frame Rate |
|            | 3 bits per pixel                           | 8                                  |                         | 8 × Frame Rate  |
| Monochrome | 4 bits per pixel                           | 6                                  |                         | 6 × Frame Rate  |
| Monochrome | 5 bits per pixel                           | 4                                  |                         | 4 × Frame Rate  |
|            | 6 bits per pixel                           | 4                                  |                         | 4 × Frame Rate  |
|            | 7 bits per pixel                           | 3                                  | 45.00                   | 3 × Frame Rate  |
|            | 8 bits per pixel                           | 2                                  | 15, 30,<br>45, or 60 Hz | 2 × Frame Rate  |
|            | 1-bit per color pixel<br>(3-bit per pixel) | 24                                 |                         | 4 × Frame Rate  |
| DOD        | 2-bit per color pixel (6-bit per pixel)    | 12                                 |                         | 3 × Frame Rate  |
| RGB        | 4-bit per color pixel (12-bit per pixel)   | 8                                  |                         | 2 × Frame Rate  |
|            | 8-bit per color pixel (24-bit per pixel)   | 1                                  |                         | Frame Rate      |

**Table 1. Allowed Pattern Combinations** 

An optional FPGA (see the DLPR300 Software Folder) can be added to the system to manage the bit-planes stored in the mDDR. The mDDR accommodates four 608 × 684 images of 24-bit RGB data or 96 bit-planes (24 bit-planes × 4 images). By pre-loading the mDDR with these bit-planes, faster frame rates can be achieved. The 96 bit-plane buffer is arranged in a circular buffer style, meaning that the last bit-plane addition to the buffer replaces the oldest stored bit-plane. Figure 6 shows the overall system with the optional FPGA.



With this FPGA, the pattern frame rate can be calculated with the following equation:

$$pattern \ rate = \frac{1}{(pattern \ exposure \ period)} + (bit \ plane \ load \ time) + (buffer \ rotate \ overhead)$$
(1)

where:

typical bit plane load time = 230  $\mu$ s typical buffer rotate overhead = 135  $\mu$ s

Table 2 shows the maximum pattern rate that can be achieved by using a single FPGA internal buffer in continuous mode.

Table 2. Maximum Pattern Rate with Optional FPGA

| COLO       | R MODE           | MAXIMUM NUMBER OF PATTERNS | MAXIMUM PATTERN<br>RATE |  |
|------------|------------------|----------------------------|-------------------------|--|
|            | 1 bit per pixel  | 96                         | 4000 Hz                 |  |
|            | 2 bits per pixel | 48                         | 1600 Hz                 |  |
|            | 3 bits per pixel | 32                         | 480 Hz                  |  |
| Monochrome | 4 bits per pixel | 24                         | 360 Hz                  |  |
| wonochrome | 5 bits per pixel | 16                         | 240 Hz                  |  |
|            | 6 bits per pixel | 16                         | 240 Hz                  |  |
|            | 7 bits per pixel | 12                         | 180 Hz                  |  |
|            | 8 bits per pixel | 12                         | 120 Hz                  |  |

Figure 6 illustrates the chipset with the optional FPGA.



Figure 6. DLP3000 Chipset With Optional FPGA

The digital RGB input interface operates at 1.8 V, 2.5 V, or 3.3 V nominal, depending on the VCC\_INTF supply. The SPI flash interface operates at 1.8 V, 2.5 V, or 3.3 V nominal, depending on the VCC\_FLSH supply. The DMD and mDDR interface operates at 1.8 V nominal (VCC18). The core transistors operates at 1 V nominal (VDD10). The analog PLL operates at 1 V nominal (VDD PLL).

#### **Typical System Application**

A typical embedded system application using the DLPC300 is shown in Figure 7. In this configuration, the DLPC300 controller supports a 24-bit parallel RGB, typical of LCD interfaces, from the main processor chip. This system supports both still and motion video sources. For this configuration, the controller only supports periodic sources. This is ideal for motion video sources, but can also be used for still images by maintaining periodic syncs but only sending a frame of data when needed. The still image must be fully contained within a single video frame and meet frame timing constraints. The DLPC300 refreshes the displayed image at the source frame rate and repeats the last active frame for intervals in which no new frame has been received.

Product Folder Link(s): DLPC300





Figure 7. Typical Embedded System Block Diagram

#### **Related Documents**

| DOCUMENT                                   | TI LITERATURE NUMBER |
|--------------------------------------------|----------------------|
| DLP3000 0.3 WVGA Series 220 DMD data sheet | DLPS022              |
| DLP® 0.3 WVGA Chipset                      | DLPZ005              |
| DLPC300 Programmer's Guide                 | DLPU004              |

#### **Device Part Number Nomenclature**

Figure 8 provides a legend for reading the complete device name for any DLP device.



Figure 8. Device Nomenclature

### **Device Marking**

The device marking consists of the fields shown in Figure 9.





Figure 9. Device Marking

#### SIGNAL FUNCTIONAL DESCRIPTIONS

This section describes the input/output characteristics of signals that interface to the DLPC300 by functional groups. Table 3 includes I/O power and type characteristic references which are further described in subsequent sections.

**Table 3. Functional Pin Descriptions** 

| rable 5. I unchonari in bescriptions |                  |                |                 |        |                                                                                                                                                                                                                                                                                                                 |  |
|--------------------------------------|------------------|----------------|-----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| TERMINAL                             |                  | I/O            | I/O             | CLK    | DESCRIPTION                                                                                                                                                                                                                                                                                                     |  |
| NAME                                 | NO.              | POWER          | TYPE            | SYSTEM | DESCRIPTION                                                                                                                                                                                                                                                                                                     |  |
| RESET                                | J14              | VCC18          | I <sub>1</sub>  | Async  | DLPC300 power-on reset. Self configuration starts when a low-to-high transition is detected on this pin. All device power and clocks must be stable and within recommended operating conditions before this reset is de-asserted. Note that the following 7 signals are high-impedance while RESET is asserted: |  |
|                                      |                  |                | ·               | ·      | DMD_PWR_EN, LEDDVR_ON, LED_SEL_0, LED_SEL_1, SPICLK, SPIDOUT, SPICSO External pullups/-downs should be added as needed to these signals to avoid floating inputs where these signals are driven.                                                                                                                |  |
| PARK                                 | В8               | VCC_ INTF      | l <sub>3</sub>  | Async  | DMD park control (active-low). Is set high to enable normal operation. PARK must be set high within 500 µs after releasing RESET. PARK must be set low a minimum of 500 µs before any power is to be removed from the DLPC300 or DLP3000. See <i>System Power-Up/Down Sequence</i> for more details.            |  |
| PLL_REFCLK_I                         | K15              | VCC18 (filter) | I <sub>4</sub>  | N/A    | Reference clock crystal Input. If an external oscillator is used in place of a crystal, then this pin should be used as the oscillator input.                                                                                                                                                                   |  |
| PLL_REFCLK_O                         | J15              | VCC18 (filter) | O <sub>14</sub> | N/A    | Reference clock crystal return. If an external oscillator is used in place of a crystal, then this pin should be left unconnected (floating).                                                                                                                                                                   |  |
| FLASH INTERFAC                       | E <sup>(1)</sup> |                |                 |        |                                                                                                                                                                                                                                                                                                                 |  |
| SPICLK                               | A4               | VCC_FLSH       | O <sub>24</sub> | N/A    | SPI Master Clock output.                                                                                                                                                                                                                                                                                        |  |

<sup>(1)</sup> Each device connected to the SPI bus must operate from VCC\_FLSH.



| TERMINA      |          |              |                 |               |                                                                                            |                                                                                                                                                                    |
|--------------|----------|--------------|-----------------|---------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME         | NO.      | I/O<br>POWER | I/O<br>TYPE     | CLK<br>System | DESC                                                                                       | RIPTION                                                                                                                                                            |
| SPIDIN       | B4       | VCC_FLSH     | l <sub>2</sub>  | SPICLK        | Serial data input from the ex                                                              | ternal SPI slave FLASH                                                                                                                                             |
| SPICS0       | A5       | VCC_FLSH     | O <sub>24</sub> | SPICLK        | SPI Master Chip Select 0 ou                                                                | itput. Active-low                                                                                                                                                  |
| RESERVED     | C6       | VCC_FLSH     | O <sub>24</sub> | SPICLK        | Not used. Reserved for future unconnected                                                  | •                                                                                                                                                                  |
| SPIDOUT      | C5       | VCC_FLSH     | O <sub>24</sub> | SPICLK        | Serial data output to the extendevice. This pin sends addressed well as data when programn | ess and control information as                                                                                                                                     |
| CONTROL      |          |              |                 |               |                                                                                            |                                                                                                                                                                    |
| RESERVED0    | B10      | VCC_INTF     | l <sub>3</sub>  | SCL           | Not used. Reserved for future VCC_INTF.                                                    | re use. Should be pulled up to                                                                                                                                     |
| SCL          | A10      | VCC_ INTF    | B <sub>38</sub> | N/A           | pull-up is required. No 120                                                                | pen-drain signal. An external<br>C activity is permitted for a<br>IRK and RESET are set high.                                                                      |
| SDA          | C10      | VCC_INTF     | B <sub>38</sub> | SCL           | I <sup>2</sup> C data. Bidirectional, op pull-up is required.                              | en-drain signal. An external                                                                                                                                       |
| GPIO4_INTF   | C9       | VCC_ INTF    | B <sub>34</sub> | Async         | auto-initialization is comple<br>which is when GPIO4 trans<br>release of RESET) and to f   | nary usage is to indicate when<br>bete (also called INIT-DONE,<br>sitions high then low following<br>lag a detected error condition<br>high, pulsed interrupt flag |
| RESERVED1    | В9       | VCC_INTF     | B <sub>34</sub> | Async         | Reserved for future use. Thi unconnected.                                                  | s pin should be left                                                                                                                                               |
| PARALLEL RGB | INTERFAC | E            |                 |               | PARALLEL RGB MODE                                                                          | BT.656 I/F MODE                                                                                                                                                    |
| PCLK         | D13      | VCC_ INTF    | l <sub>3</sub>  | N/A           | Pixel clock <sup>(2)</sup>                                                                 | Pixel clock <sup>(2)</sup>                                                                                                                                         |
| PDM          | H15      | VCC_ INTF    | B34             | ASYNC         | Not used, pull-down through an external resistor.                                          | Not used, pull-down through an external resistor.                                                                                                                  |
| VSYNC        | H14      | VCC_INTF     | l <sub>3</sub>  | ASYNC         | VSync <sup>(3)</sup>                                                                       | Unused <sup>(4)</sup>                                                                                                                                              |
| HSYNC        | H13      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | HSync (3)                                                                                  | Unused <sup>(4)</sup>                                                                                                                                              |
| DATEN        | G15      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data valid <sup>(2)</sup>                                                                  | Unused <sup>(4)</sup>                                                                                                                                              |
| PDATA[0]     | G14      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data0 <sup>(5)</sup>                                                                       | Data0 <sup>(5)</sup>                                                                                                                                               |
| PDATA[1]     | G13      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data1 (5)                                                                                  | Data1 (5)                                                                                                                                                          |
| PDATA[2]     | F15      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data2 (5)                                                                                  | Data2 (5)                                                                                                                                                          |
| PDATA[3]     | F14      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data3 (5)                                                                                  | Data3 (5)                                                                                                                                                          |
| PDATA[4]     | F13      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data4 <sup>(5)</sup>                                                                       | Data4 <sup>(5)</sup>                                                                                                                                               |
| PDATA[5]     | E15      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data5 (5)                                                                                  | Data5 (5)                                                                                                                                                          |
| PDATA[6]     | E14      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data6 (5)                                                                                  | Data6 (5)                                                                                                                                                          |
| PDATA[7]     | E13      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data7 <sup>(5)</sup>                                                                       | Data7 <sup>(5)</sup>                                                                                                                                               |
| PDATA[8]     | D15      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data8 <sup>(5)</sup>                                                                       | Unused <sup>(4)</sup>                                                                                                                                              |
| PDATA[9]     | D14      | VCC_INTF     | l <sub>3</sub>  | PCLK          | Data9 (5)                                                                                  | Unused <sup>(4)</sup>                                                                                                                                              |
| PDATA[10]    | C15      | VCC_INTF     | l <sub>3</sub>  | PCLK          | Data10 (5)                                                                                 | Unused <sup>(4)</sup>                                                                                                                                              |
| PDATA[11]    | C14      | VCC_INTF     | l <sub>3</sub>  | PCLK          | Data11 <sup>(5)</sup>                                                                      | Unused <sup>(4)</sup>                                                                                                                                              |
| PDATA[12]    | C13      | VCC_INTF     | l <sub>3</sub>  | PCLK          | Data12 (5)                                                                                 | Unused <sup>(4)</sup>                                                                                                                                              |
| PDATA[13]    | B15      | VCC_INTF     | l <sub>3</sub>  | PCLK          | Data13 (5)                                                                                 | Unused <sup>(4)</sup>                                                                                                                                              |
| PDATA[14]    | B14      | VCC_INTF     | l <sub>3</sub>  | PCLK          | Data14 (5)                                                                                 | Unused <sup>(4)</sup>                                                                                                                                              |
| PDATA[15]    | A15      | VCC_ INTF    | l <sub>3</sub>  | PCLK          | Data15 <sup>(5)</sup>                                                                      | Unused <sup>(4)</sup>                                                                                                                                              |
|              |          |              |                 |               | +                                                                                          | +                                                                                                                                                                  |

Pixel clock capture edge is SW programmable. VSYNC, HSYNC and data valid polarity is SW programmable. Unused inputs should be pulled down to ground through an external resistor.

<sup>(5)</sup> PDATA[23:0] bus mapping is pixel-format and source-mode dependent. See later sections for details.

| TERMINAL  |     | I/O       |                | CLK    | DESCRIPTION           |                       |
|-----------|-----|-----------|----------------|--------|-----------------------|-----------------------|
| NAME      | NO. | POWER     | TYPE           | SYSTEM | DESC                  | KIFTION               |
| PDATA[16] | A14 | VCC_INTF  | l <sub>3</sub> | PCLK   | Data16 <sup>(5)</sup> | Unused <sup>(4)</sup> |
| PDATA[17] | B13 | VCC_INTF  | l <sub>3</sub> | PCLK   | Data17 <sup>(5)</sup> | Unused <sup>(4)</sup> |
| PDATA[18] | A13 | VCC_INTF  | l <sub>3</sub> | PCLK   | Data18 <sup>(5)</sup> | Unused <sup>(4)</sup> |
| PDATA[19] | C12 | VCC_INTF  | l <sub>3</sub> | PCLK   | Data19 <sup>(5)</sup> | Unused <sup>(4)</sup> |
| PDATA[20] | B12 | VCC_ INTF | l <sub>3</sub> | PCLK   | Data20 <sup>(5)</sup> | Unused <sup>(4)</sup> |
| PDATA[21] | A12 | VCC_INTF  | l <sub>3</sub> | PCLK   | Data21 (5)            | Unused <sup>(4)</sup> |
| PDATA[22] | C11 | VCC_ INTF | l <sub>3</sub> | PCLK   | Data22 <sup>(5)</sup> | Unused <sup>(4)</sup> |
| PDATA[23] | B11 | VCC_ INTF | l <sub>3</sub> | PCLK   | Data23 <sup>(5)</sup> | Unused <sup>(4)</sup> |



| TERMINAL      |          | 1/0   | I/O CLK         |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|---------------|----------|-------|-----------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME          | NO.      | POWER | TYPE            | SYSTEM          | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| DMD INTERFACE |          |       |                 | 1               |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D0        | M15      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D1        | N14      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D2        | M14      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D3        | N15      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D4        | P13      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D5        | P14      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D6        | P15      |       |                 |                 | DMD data pins. DMD data pins are double data rate                                                                                                                                                                                                                                                                                                                                                                                                       |
| DMD_D7        | R15      | VCC18 | O <sub>58</sub> | DMD DCLK        | (DDR) signals that are clocked on both edges of DMD DCLK.                                                                                                                                                                                                                                                                                                                                                                                               |
| DMD_D8        | R12<br>d | V0010 | 058             | DIVID_DOLIK     | All 15 DMD data signals are use to interface to the DLP3000.                                                                                                                                                                                                                                                                                                                                                                                            |
| DMD_D9        | N11      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D10       | P11      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D11       | R11      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D12       | N10      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D13       | P10      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_D14       | R10      |       |                 |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| DMD_DCLK      | N13      | VCC18 | O <sub>58</sub> | N/A             | DMD data clock (DDR)                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DMD_LOADB     | R13      | VCC18 | O <sub>58</sub> | DMD_DCLK        | DMD data load signal (active-low). This signal requires an external pullup to VCC18.                                                                                                                                                                                                                                                                                                                                                                    |
| DMD_SCTRL     | R14      | VCC18 | O <sub>58</sub> | DMD_DCLK        | DMD data serial control signal                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DMD_TRC       | P12      | VCC18 | O <sub>58</sub> | DMD_DCLK        | DMD data toggle rate control                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DMD_DRC_BUS   | L13      | VCC18 | O <sub>58</sub> | DMD_SAC_CL<br>K | DMD reset control bus data                                                                                                                                                                                                                                                                                                                                                                                                                              |
| DMD_DRC_STRB  | K13      | VCC18 | O <sub>58</sub> | DMD_SAC_CL<br>K | DMD reset control bus strobe                                                                                                                                                                                                                                                                                                                                                                                                                            |
| DMD_DRC_OE    | M13      | VCC18 | O <sub>58</sub> | Async           | DMD reset control enable (active-low). This signal requires an external pullup to VCC18.                                                                                                                                                                                                                                                                                                                                                                |
| DMD_SAC_BUS   | L15      | VCC18 | O <sub>58</sub> | DMD_SAC_CL<br>K | DMD stepped-address control bus data                                                                                                                                                                                                                                                                                                                                                                                                                    |
| DMD_SAC_CLK   | L14      | VCC18 | O <sub>58</sub> | N/A             | DMD stepped-address control bus clock                                                                                                                                                                                                                                                                                                                                                                                                                   |
| DMD_PWR_EN    | K14      | VCC18 | O <sub>14</sub> | Async           | DMD power regulator enable (active-high). This is an active-high output that should be used to control DMD VOFFSET, VBIAS, and VRESET VOITAGES. DMD_PWR_EN is driven high as a result of the PARK input signal being set high. However, DMD_PWR_EN is held high for 500 µs after the PARK input signal is set low before it is driven low. A weak external pulldown resistor is recommended to keep this signal at a known state during power-up reset. |



| TERMINAL      |     | I/O   | I/O CLK         | CLK      |                                                 |  |
|---------------|-----|-------|-----------------|----------|-------------------------------------------------|--|
| NAME          | NO. | POWER | TYPE            | SYSTEM   | DESCRIPTION                                     |  |
| SDRAM INTERFA | CE  |       |                 |          |                                                 |  |
| MEM_CLK_P     | D1  | VCC18 | O <sub>74</sub> | N/A      | DDD                                             |  |
| MEM_CLK_N     | E1  | VCC18 | O <sub>74</sub> | N/A      | mDDR memory, differential memory clock          |  |
| MEM_A0        | P1  |       |                 |          |                                                 |  |
| MEM_A1        | R3  |       |                 |          |                                                 |  |
| MEM_A2        | R1  |       |                 |          |                                                 |  |
| MEM_A3        | R2  |       |                 |          |                                                 |  |
| MEM_A4        | A1  |       |                 |          |                                                 |  |
| MEM_A5        | B1  |       |                 |          |                                                 |  |
| MEM_A6        | A2  | VCC18 | O <sub>64</sub> | MEM_CLK  | mDDR memory, multiplexed row and column address |  |
| MEM_A7        | B2  |       |                 |          |                                                 |  |
| MEM_A8        | D2  |       |                 |          |                                                 |  |
| MEM_A9        | А3  |       |                 |          |                                                 |  |
| MEM_A10       | P2  |       |                 |          |                                                 |  |
| MEM_A11       | В3  |       |                 |          |                                                 |  |
| MEM_A12       | D3  |       |                 |          |                                                 |  |
| MEM_BA0       | МЗ  |       | _               |          |                                                 |  |
| MEM_BA1       | P3  | VCC18 | O <sub>64</sub> | MEM_CLK  | mDDR memory, bank select                        |  |
| MEM_RAS       | P4  | VCC18 | O <sub>64</sub> | MEM_CLK  | mDDR memory, row address strobe (active-low)    |  |
| MEM_CAS       | R4  | VCC18 | O <sub>64</sub> | MEM_CLK  | mDDR memory, column address strobe (active-low) |  |
| MEM_WE        | R5  | VCC18 | O <sub>64</sub> | MEM_CLK  | mDDR memory, write enable (active-low)          |  |
| MEM_CS        | J3  | VCC18 | O <sub>64</sub> | MEM_CLK  | mDDR memory, chip select (active-low)           |  |
| MEM_CKE       | C1  | VCC18 | O <sub>64</sub> | MEM_CLK  | mDDR memory, clock enable (active-high)         |  |
| MEM_LDQS      | J2  | VCC18 | B <sub>64</sub> | N/A      | mDDR memory, lower byte, R/W data strobe        |  |
| MEM_LDM       | J1  | VCC18 | O <sub>64</sub> | MEM_LDQS | mDDR memory, lower byte, write data mask        |  |
| MEM_UDQS      | G1  | VCC18 | B <sub>64</sub> | N/A      | mDDR memory, upper byte, R/W data strobe        |  |
| MEM_UDM       | H1  | VCC18 | O <sub>64</sub> | MEM_UDQS | mDDR memory, upper byte, write data mask        |  |
| MEM_DQ0       | N1  |       |                 |          | 31.11                                           |  |
| MEM_DQ1       | M2  |       |                 |          |                                                 |  |
| MEM_DQ2       | M1  |       |                 |          |                                                 |  |
| MEM_DQ3       | L3  |       |                 |          |                                                 |  |
| MEM_DQ4       | L2  | VCC18 | B <sub>64</sub> | MEM_LDQS | mDDR memory, lower byte, bidirectional R/W data |  |
| MEM_DQ5       | K2  |       |                 |          |                                                 |  |
| MEM_DQ6       | L1  |       |                 |          |                                                 |  |
| MEM_DQ7       | K1  |       |                 |          |                                                 |  |
| MEM_DQ8       | H2  |       |                 |          |                                                 |  |
| MEM_DQ9       | G2  |       |                 |          |                                                 |  |
| MEM_DQ10      | H3  |       |                 |          |                                                 |  |
| MEM_DQ11      | F3  | VCC18 |                 |          |                                                 |  |
| MEM_DQ12      | F1  |       | B <sub>64</sub> | MEM_UDQS | mDDR memory, upper byte, bidirectional R/W data |  |
| MEM_DQ13      | E2  |       |                 |          |                                                 |  |
| MEM_DQ14      | F2  |       |                 |          |                                                 |  |
| MEM_DQ15      | E3  |       |                 |          |                                                 |  |



# **Table 3. Functional Pin Descriptions (continued)**

| TERMINA        | L       | I/O                 | I/O             | CLK    | DE002:27:21                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------------|---------|---------------------|-----------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME           | NO.     | POWER               | TYPE            | SYSTEM | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                          |
| LED DRIVER INT | ERFACE  |                     |                 |        |                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RPWM           | N8      | VCC18               | O <sub>14</sub> | Async  | Red LED PWM signal used to control the LED current <sup>(6)</sup> .                                                                                                                                                                                                                                                                                                                                                  |
| GPWM           | P9      | VCC18               | O <sub>14</sub> | Async  | Green LED PWM signal used to control the LED current <sup>(6)</sup> .                                                                                                                                                                                                                                                                                                                                                |
| BPWM           | R8      | VCC18               | O <sub>14</sub> | Async  | Blue LED PWM signal used to control the LED current (6).                                                                                                                                                                                                                                                                                                                                                             |
| LED_SEL_0      | R6      | VCC18               | O <sub>14</sub> | Async  | LED enable SELECT. Controlled by DMD sequence timing.  LED_SEL(1:0) Selected LED  00 None  01 Red                                                                                                                                                                                                                                                                                                                    |
|                |         |                     |                 |        | 10 Green                                                                                                                                                                                                                                                                                                                                                                                                             |
| LED_SEL_1      | N6      |                     |                 |        | 11 Blue                                                                                                                                                                                                                                                                                                                                                                                                              |
|                |         |                     |                 |        | A decode circuit is required to decode the selected LED enable.                                                                                                                                                                                                                                                                                                                                                      |
| LEDDRV_ON      | P7      | VCC18               | O <sub>14</sub> | Async  | LED driver master enable. Active-high output control to external LED driver logic. This signal is driven high 100 ms after LED_ENABLE is driven high. Driven low immediately when either LED_ENABLE or PARK is driven low.                                                                                                                                                                                           |
| LED_ENABLE     | A11     | VCC_ INTF           | l <sub>3</sub>  | Async  | LED enable (active-high input). A logic low on this signal forces LEDDRV_ON low and LED_SEL(1:0) = 00b. These signals are enabled 100 ms after LED_ENABLE transitions from low to high.                                                                                                                                                                                                                              |
| RED_EN         | B5      |                     |                 |        | When not used with an optional FPGA, this signal should be connected to the RED LED enable circuit. When RED_EN is high, the red LED is enabled. When RED_EN is low, the red LED is disabled. When used with the optional FPGA, this signal should be pulled down to ground through an external resistor. This signal is configured as output when the DLPR300 serial FLASH PROM is loaded by the DLPC300.           |
| GREEN_EN       | A7      | VCC18               | B <sub>18</sub> | Async  | When not used with an optional FPGA, this signal should be connected to the green LED enable circuit. When GREEN_EN is high, the green LED is enabled. When GREEN_EN is low, the green LED is disabled. When used with the optional FPGA, this signal should be pulled down to ground through an external resistor. This signal is configured as output when the DLPR300 serial FLASH PROM is loaded by the DLPC300. |
| BLUE_EN        | C8      |                     |                 |        | When not used with an optional FPGA, this signal should be connected to the blue LED enable circuit. When BLUE_EN is high, the blue LED is enabled. When BLUE_EN is low, the blue LED is disabled. When used with the optional FPGA, this signal should be pulled down to ground through an external resistor. This signal is configured as output when the DLPR300 serial FLASH PROM is loaded by the DLPC300.      |
| WHITE POINT CO | ORRECTI | ON LIGHT SENSOR I/F |                 |        |                                                                                                                                                                                                                                                                                                                                                                                                                      |
| CMP_OUT        | A6      | VCC18               | I <sub>1</sub>  | Async  | Successive approximation ADC comparator output (DLPC300 input). Assumes a successive approximation ADC is implemented with a light sensor and/or thermocouple feeding one input of an external comparator and the other side of the comparator driven from the DLPC300 CMP_PWM pin. If not used, this signal should be pulled down to ground.                                                                        |

(6) All LED PWM signals are forced high when LEDDRV\_ON = 0, SW LED control is disabled, or the sequence stops.

DLPS023 - JANUARY 2012

| TERMINAL                 |        | I/O                  | I/O CLK         | CLK    | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------|--------|----------------------|-----------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                     | NO.    | POWER                | TYPE            | SYSTEM | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| CMP_PWM                  | В7     | VCC18                | O <sub>14</sub> | Async  | Successive approximation comparator pulse-width modulation input. Supplies a PWM signal to drive the successive approximation ADC comparator used in light-to-voltage light sensor applications. Should be left unconnected if this function is not used.                                                                                                                                                                                                                                                                                                                                                                                                   |
| GPIO0_CMPPWR             | P5     | VCC18                | B <sub>14</sub> | Async  | Power control signal for the WPC light sensor and other analog support circuits using the DLPC300 ADC. Alternatively, it provides general purpose I/O to the WPC microprocessor internal to the DLPC300. Should be left unconnected if not used.                                                                                                                                                                                                                                                                                                                                                                                                            |
| TRIGGER CONTRO           | )L     |                      |                 |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| OUTPUT_TRIGGE<br>R       | N9     | VCC18                | B <sub>18</sub> | Async  | Trigger output. Indicates that a pattern or image is displayed on the screen and is ready to be captured. With an optional FPGA, this signal is connected to the FPGA trigger input. This signal is configured as output when the DLPR300 serial FLASH PROM is loaded by the DLPC300. If not used, this signal should be should be pulled down to ground through an external resistor.                                                                                                                                                                                                                                                                      |
| PATTERN CONTRO           | DL     |                      |                 |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PATTERN_INVER<br>T       | C7     | VCC18                | B <sub>18</sub> | Async  | Inverts the current 1-bit pattern held in the DLPC300 buffer. When used with an optional FPGA, this signal should be connected to DMC_TRC of the FPGA. This signal is configured as output when the DLPR300 serial FLASH PROM is loaded by the DLPC300. If not used, this signal should be should be pulled down to ground through an external resistor.                                                                                                                                                                                                                                                                                                    |
| OPTIONAL FPGA E          | BUFFEI | R MANAGEMENT INTERFA | CES             |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| RD_BUF0                  | В6     |                      |                 |        | When not used with an optional FPGA, this signal should be should be pulled down to ground through an external resistor. When used with an optional FPGA, this signal should be connected to RD_PTR_SDC[0] of the FPGA. RD_BUFF1 and RD_BUFF0 indicate to the FPGA one of the four buffers currently in use. This signal is configured as output when the DLPR300 serial FLASH PROM is loaded by the DLPC300.                                                                                                                                                                                                                                               |
| RD_BUF1/I2C_AD<br>DR_SEL | R9     | VCC18                | B <sub>18</sub> | Async  | This signal is sampled when RESET is de-asserted to choose between two pre-defined 7-bit I <sup>2</sup> C Slave Addresses. If I2C_ADDR_SEL signal is pulled-low, then the DLPC300's I <sup>2</sup> Cslave address is 1Bh. If I2C_ADDR_SEL signal is pulled-high, then the DLPC300's I <sup>2</sup> C slave address is 1Dh. When used with an optional FPGA, this signal should be connected to RD_PTR_SDC[1] of the FPGA. RD_BUFF1 and RD_BUFF0 indicate to the FPGA one of the four buffers currently in use. This signal is set to input upon de-assertion of RESET and configured as output when the DLPR300 serial FLASH PROM is loaded by the DLPC300. |
| BUFFER_SWAP              | A8     |                      |                 |        | When not used with an optional FPGA, this signal should be should be pulled down to ground through an external resistor. When used with an optional FPGA, this signal should be connected to BUFF_SWAP_SEQ of the FPGA. BUFFER_SWAP indicates to the FPGA when to advance the buffer. This signal is configured as output when the DLPR300 serial FLASH PROM is loaded by the DLPC300.                                                                                                                                                                                                                                                                      |
| CONTROLLER MAI           | NUFAC  | TURER TEST SUPPORT   | ı               |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| TEST_EN                  | A9     | VCC_INTF             | l <sub>3</sub>  | N/A    | Reserved for test. Should be connected directly to ground on the PCB for normal operation. Includes weak internal pulldown                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

www.ti.com



**Table 3. Functional Pin Descriptions (continued)** 

| TERMINAL                   |     | I/O   | I/O CLK         | CLK     | DESCRIPTION                                                                                                                                                          |  |
|----------------------------|-----|-------|-----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                       | NO. | POWER | TYPE            | SYSTEM  | DESCRIPTION                                                                                                                                                          |  |
| BOARD LEVEL TEST AND DEBUG |     |       |                 |         |                                                                                                                                                                      |  |
| JTAGTDI                    | P6  | VCC18 | I <sub>1</sub>  | JTAGTCK | JTAG, serial data in. Includes weak internal pullup                                                                                                                  |  |
| JTAGTCK                    | N5  | VCC18 | I <sub>1</sub>  | N/A     | JTAG, serial data clock. Includes weak internal pullup                                                                                                               |  |
| JTAGTMS                    | N7  | VCC18 | I <sub>1</sub>  | JTAGTCK | JTAG, test mode select. Includes weak internal pullup                                                                                                                |  |
| JTAGTDO                    | R7  | VCC18 | I <sub>14</sub> | JTAGTCK | JTAG, serial data out                                                                                                                                                |  |
| JTAGRSTZ                   | P8  | VCC18 | I <sub>1</sub>  | ASYNC   | JTAG, RESET (active-low). Includes weak internal pullup. This signal must be tied to ground,through an external 15-k $\Omega$ or less resistor for normal operation. |  |

# **Power and Ground Pins**

Power and ground connections to the DLPC300 are made up of the groupings shown in Table 4.

Table 4. Power and Ground Pin Descriptions<sup>(1)</sup>

| POWER<br>GROUP | PIN NUMBER(S)                                             | DESCRIPTION                                                                                                                                              |
|----------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| VDD10          | D5, D9, F4, F12, J4,<br>J12, M6, M8, M11                  | 1-V core logic power supply (9)                                                                                                                          |
| VDD_PLL        | H12                                                       | 1-V power supply for the internal PLL (1)                                                                                                                |
| VCC18          | C4, D8, E4, G3, K3,<br>K12, L4, M5, M9, M12,<br>N4, N12   | 1.8-V power supply for all I/O other than the host/ video interface and the SPI flash buses. (12)                                                        |
| VCC_FLSH       | D6                                                        | 1.8-, 2.5- or 3.3-V power supply for SPI flash bus I/O. (1)                                                                                              |
| VCC_INTF       | D11, E12                                                  | 1.8- , 2.5- or 3.3-V power supply for all I/Os on the host/video interface (includes I <sup>2</sup> C, PDATA, video syncs, PARK and LED_ENABLE pins) (2) |
| GND            | D4, D7, D10, D12, G4,<br>G12, H4, K4, L12, M4,<br>M7, M10 | Common ground (12)                                                                                                                                       |
| RTN_PLL        | J13                                                       | Analog ground return for the PLL (This should be connected to the common ground GND through a ferrite (1)                                                |
| Reserved       | B10, C2, C3, C6, N2,<br>N3                                | No connects. Other signals can be routed through these pins (vs going around them) to ease routing if desired (6).                                       |

Product Folder Link(s): DLPC300

<sup>(1) 132</sup> total signal I/O pins, 38 total power/ground pins, 6 total reserved pins

#### **ABSOLUTE MAXIMUM RATING**

over operating free-air temperature range (unless otherwise noted). Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. The Absolute Maximum Ratings are stress ratings only, and functional performance of the device at these or any other conditions beyond those indicated under "Recommended Operating Conditions" is not implied. Exposure to Absolute Maximum Rated conditions for extended periods may affect device reliability.

|                  | PARAMETER                                        | CONDITIONS                 | MIN  | MAX  | UNIT |
|------------------|--------------------------------------------------|----------------------------|------|------|------|
| Electrical       |                                                  | ·                          |      |      |      |
| VDD10            | Voltage applied to VDD10 <sup>(1)</sup>          |                            | -0.5 | 1.32 | V    |
| VDD_PLL          | Voltage applied to VDD_PLL <sup>(1)</sup>        |                            | -0.5 | 1.32 | V    |
| VCC18            | Voltage applied to VCC18 <sup>(1)</sup>          |                            | -0.5 | 2.75 | V    |
| VCC_FLSH         | Voltage applied to VCC_FLSH <sup>(1)</sup>       |                            | -0.5 | 3.60 | V    |
| VCC_INTF         | Voltage applied to VCC_INTF <sup>(1)</sup>       |                            | -0.5 | 3.60 | V    |
|                  | Voltage applied to all other input terminals (1) |                            | -0.5 | 3.60 | V    |
| Environmental    |                                                  | ·                          |      |      |      |
| T <sub>J</sub>   | Junction temperature                             |                            | -30  | 105  | °C   |
| T <sub>stg</sub> | Storage temperature                              |                            | -40  | 125  | °C   |
| ESD              | Electrostatic discharge immunity <sup>(2)</sup>  | Human Body Model (HBM)     |      | 2000 | V    |
| l                |                                                  | Charged Device Model (CDM) |      | 500  | V    |

<sup>(1)</sup> All voltages referenced to VSS (ground).

#### RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the Recommended Operating Conditions limits.

|                | PARAMETER                                                          | CONDITIONS   | MIN   | NOM | MAX                        | UNIT |
|----------------|--------------------------------------------------------------------|--------------|-------|-----|----------------------------|------|
| Electrical     |                                                                    |              |       |     | ,                          |      |
| VDD10          | Core logic supply voltage                                          |              | 0.95  | 1   | 1.05                       | V    |
| VDD_PLL        | Analog PLL supply voltage                                          |              | 0.95  | 1   | 1.05                       | V    |
| VCC18          | I/O supply voltage (except FLASH and 24-bit RGB interface signals) |              | 1.71  | 1.8 | 1.89                       | V    |
| VCC_FLSH       | Configuration and control I/O supply voltage                       | 1.8 V LVCMOS | 1.71  | 1.8 | 1.89                       | V    |
|                |                                                                    | 2.5 V LVCMOS | 2.375 | 2.5 | 2.625                      | V    |
|                |                                                                    | 3.3 V LVCMOS | 3.135 | 3.3 | 3.465                      | V    |
| VCC_INTF       | 24-bit RGB interface supply voltage                                | 1.8 V LVCMOS | 1.71  | 1.8 | 1.89                       | V    |
|                |                                                                    | 2.5 V LVCMOS | 2.375 | 2.5 | 2.625                      | V    |
|                |                                                                    | 3.3 V LVCMOS | 3.135 | 3.3 | 3.465                      | V    |
| V <sub>I</sub> | Input voltage, all other pins                                      |              | -0.3  |     | VCCIO <sup>(1)</sup> + 0.3 | V    |
| Vo             | Output voltage, all other pins                                     |              | 0     |     | VCCIO <sup>(1)</sup>       | V    |
| Environmenta   | ıl                                                                 |              | •     |     | <u>'</u>                   |      |
| T <sub>J</sub> | Operating junction temperature                                     |              | -20   |     | 85                         | °C   |

<sup>(1)</sup> VCCIO represents the actual supply voltage applied to the corresponding I/O.

### POWER CONSUMPTION

Table 5 lists the typical current and power consumption of the individual supplies. This table assumes the transfer of a 12 × 6 checkerboard image in 864 × 480 landscape mode at periodic 30 frames per second over the Parallel RGB interface at 25°C. Note that VCC\_FLSH power is zero since the serial FLASH is only accessed upon device configuration and not during normal operation.

Product Folder Link(s): DLPC300

<sup>(2)</sup> Tested in accordance with JESD22-A114-B Electrostatic Discharge (ESD) sensitivity testing Human Body Model (HBM).



### **Table 5. Power Consumption**

| PARAMETER | CONDITIONS | MIN NOM MAX | UNIT |
|-----------|------------|-------------|------|
| VCC_INTF  | 1.8 V      | 0.1         | mW   |
| VCC_FLSH  | 2.5 V      | 0           | mW   |
| VCC18     | 1.8 V      | 50.8        | mW   |
| VDD_PLL   | 1.0 V      | 2.8         | mW   |
| VDD10     | 1.0 V      | 39          | mW   |

### I/O Characteristics

Voltage and current characteristics for each I/O type signal listed in Table 3, Functional Pin Descriptions, are summarized in Table 6. All inputs and outputs are LVCMOS.

Table 6. I/O Characteristics

| PARAMETER                                |                                          |                                                                                                                                                  | CONDITIONS                |                               | MIN  | MAX                   | UNIT |
|------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------|------|-----------------------|------|
|                                          | $B_{64}$ inputs $V_{CC} = 1.8 \text{ V}$ |                                                                                                                                                  | 1.19                      | V <sub>CC</sub> + 0.3         |      |                       |      |
| V <sub>IH</sub> High-level input voltage |                                          | $I_1$ , $I_2$ , $I_3$ , $I_4$ , $B_{14}$ , $B_{18}$ , $B_{34}$ , $B_{38}$ inputs                                                                 |                           |                               | 1.2  | V <sub>CC</sub> + 0.3 | V    |
|                                          | voitage                                  | I <sub>2</sub> , I <sub>3</sub> , B <sub>34</sub> , B <sub>38</sub> inputs                                                                       | $V_{CC} = 2.5 \text{ V}$  |                               | 1.7  | $V_{CC} + 0.3$        |      |
|                                          |                                          | I <sub>2</sub> , I <sub>3</sub> , B <sub>34</sub> , B <sub>38</sub> inputs                                                                       | $V_{CC} = 3.3 \text{ V}$  |                               | 2    | $V_{CC} + 0.3$        |      |
|                                          |                                          | I <sub>1</sub> , I <sub>2</sub> , I <sub>3</sub> , I <sub>4</sub> , B <sub>14</sub> , B <sub>18</sub> , B <sub>34</sub> , B <sub>38</sub> inputs | V <sub>CC</sub> = 1.8 V   |                               | -0.3 | 0.5                   |      |
| $V_{IL}$                                 | Low-level input                          | B <sub>64</sub> inputs                                                                                                                           |                           |                               | -0.3 | 0.57                  | V    |
|                                          | voltage                                  | I <sub>2</sub> , I <sub>3</sub> , B <sub>34</sub> , B <sub>38</sub> inputs                                                                       | $V_{CC} = 2.5 \text{ V}$  |                               | -0.3 | 0.7                   |      |
|                                          |                                          | I <sub>2</sub> , I <sub>3</sub> , B <sub>34</sub> , B <sub>38</sub> inputs                                                                       | $V_{CC} = 3.3 \text{ V}$  |                               | -0.3 | 8.0                   |      |
|                                          |                                          | O <sub>14</sub> , O <sub>24</sub> , B <sub>14</sub> , B <sub>34</sub> outputs                                                                    | V <sub>CC</sub> = 1.8 V,  | $I_{OH} = -2.58 \text{ mA}$   | 1.25 |                       | V    |
|                                          |                                          | O <sub>58</sub> outputs                                                                                                                          |                           | $I_{OH} = = -6.41 \text{ mA}$ | 1.25 |                       |      |
|                                          | High-level output                        | B <sub>18</sub> , B <sub>38</sub> outputs                                                                                                        |                           | $I_{OH} = = -5.15 \text{ mA}$ | 1.25 |                       |      |
|                                          |                                          | O <sub>64</sub> , O <sub>74</sub> , B <sub>64</sub> outputs                                                                                      |                           | $I_{OH} = = -4 \text{ mA}$    | 1.53 |                       |      |
| $V_{OH}$                                 |                                          | O <sub>24</sub> , B <sub>34</sub> outputs                                                                                                        | V <sub>CC</sub> = 2.5 V,  | $I_{OH} = = -6.2 \text{ mA}$  | 1.7  |                       |      |
|                                          | voltage                                  | B <sub>38</sub> outputs                                                                                                                          |                           | $I_{OH} = -12.4 \text{ mA}$   | 1.7  |                       |      |
|                                          |                                          | B <sub>38</sub> outputs                                                                                                                          |                           | $I_{OH} = -10.57 \text{ mA}$  | 2.4  |                       |      |
|                                          |                                          | B <sub>38</sub> outputs                                                                                                                          | .,                        | $I_{OH} = -10.57 \text{ mA}$  | 1.25 |                       |      |
|                                          |                                          | O <sub>24</sub> , B <sub>34</sub> outputs                                                                                                        | $V_{CC} = 3.3 \text{ V},$ | $I_{OH} =5.29 \text{ mA}$     | 2.4  |                       |      |
|                                          |                                          | O <sub>64</sub> , O <sub>74</sub> , B <sub>64</sub> outputs                                                                                      |                           | I <sub>OL</sub> = 4 mA        |      | 0.19                  |      |
|                                          |                                          | O <sub>14</sub> , O <sub>24</sub> , B <sub>14</sub> , B <sub>34</sub> outputs                                                                    | \/ 4.0.\/                 | $I_{OL} = 2.89 \text{ mA}$    |      | 0.4                   |      |
|                                          |                                          | B <sub>18</sub> , B <sub>38</sub> outputs                                                                                                        | $V_{CC} = 1.8 \text{ V},$ | I <sub>OL</sub> = 5.72 mA     |      | 0.4                   |      |
| .,                                       | Low-level output                         | O <sub>58</sub> outputs                                                                                                                          |                           | I <sub>OL</sub> = 5.78 mA     |      | 0.4                   | .,   |
| $V_{OL}$                                 | voltage                                  | O <sub>24</sub> , B <sub>34</sub> outputs                                                                                                        | V 25V                     | $I_{OL} = 6.3 \text{ mA}$     |      | 0.7                   | V    |
|                                          |                                          | B <sub>38</sub> outputs                                                                                                                          | $V_{CC} = 2.5 \text{ V},$ | I <sub>OL</sub> = 12.7 mA     |      | 0.7                   |      |
|                                          |                                          | O <sub>24</sub> , B <sub>34</sub> outputs                                                                                                        | V 22V                     | I <sub>OL</sub> = 9.38 mA     |      | 0.4                   |      |
|                                          |                                          | B <sub>38</sub> outputs                                                                                                                          | $V_{CC} = 3.3 \text{ V},$ | I <sub>OL</sub> = 18.68 mA    |      | 0.4                   |      |

# **Interface Timing Requirements**

This section defines the timing requirements for the external interfaces for the DLPC300 Controller.

# I<sup>2</sup>C Electrical Data/Timing

# Table 7. I<sup>2</sup>C INTERFACE TIMING REQUIREMENTS

|                  | PARA                                                   | METER                                    | MIN | MAX | UNIT |
|------------------|--------------------------------------------------------|------------------------------------------|-----|-----|------|
| f <sub>scl</sub> | I <sup>2</sup> C clock frequency                       |                                          | 0   | 400 | kHz  |
| t <sub>sch</sub> | I <sup>2</sup> C clock high time                       |                                          | 1   |     | ms   |
| t <sub>scl</sub> | I <sup>2</sup> C clock low time                        |                                          | 1   |     | ms   |
| t <sub>sp</sub>  | I <sup>2</sup> C spike time                            |                                          |     | 20  | ns   |
| t <sub>sds</sub> | I <sup>2</sup> C serial-data setup time                |                                          | 100 |     | ns   |
| t <sub>sdh</sub> | I <sup>2</sup> C serial-data hold time                 |                                          | 100 |     | ns   |
| t <sub>icr</sub> | I <sup>2</sup> C input rise time                       |                                          |     |     | ns   |
| t <sub>ocf</sub> | I <sup>2</sup> C output fall time                      | 50 pF                                    | 30  | 200 | ns   |
| t <sub>buf</sub> | I <sup>2</sup> C bus free time between stop and sta    | art conditions                           | 1.3 |     | ms   |
| t <sub>sts</sub> | I <sup>2</sup> C start or repeat start condition setup |                                          | 1   |     | ms   |
| t <sub>sth</sub> | I <sup>2</sup> C start or repeat start condition hold  |                                          | 1   |     | ms   |
| t <sub>sph</sub> | I <sup>2</sup> C stop condition setup                  |                                          | 1   |     | ms   |
| t <sub>vd</sub>  | Valid-data time SCL low to SDA output valid            |                                          |     | 1   | ms   |
|                  | Valid-data time of ACK condition                       | ACK signal from SCL low to SDA (out) low |     | 1   | ms   |
| t <sub>sch</sub> | I <sup>2</sup> C bus capacitive load                   |                                          |     | 100 | pF   |





**SDA LOAD CONFIGURATION** 



**VOLTAGE WAVEFORMS** 

| BYTE | DESCRIPTION              |
|------|--------------------------|
| 1    | I <sup>2</sup> C address |
| 2, 3 | P-port data              |

A. C<sub>L</sub> includes probe and jig capacitance.

Figure 10. I<sup>2</sup>C Interface Load Circuit and Voltage Waveforms

#### **Parallel Bus Interface**

Parallel bus interface supports six data transfer formats:

- 16-bit RGB565
- 18-bit RGB666
- 18-bit 4:4:4 YCrCb666
- 24-bit RGB888
- 24-bit 4:4:4 YCrCb888

PD ATA(23:0) - Cr/CbY880 Mapping 19

17 16 15 14

DLPS023 - JANUARY 2012 www.ti.com

16-bit 4:2:2 YCrCb (standard sampling assumed to be Y0Cb0, Y1Cr0, Y2Cb2, Y3Cr2, Y4Cb4, Y5Cr4, ...) The required PDATA(23:0) bus mapping for these 6 data transfer formats are as shown in Figure 11.

#### Parallel Bus Mode - RGB 4:4:4 Source PD ATA(15:0) - RGB565 Mapping to RGB888 8 11 10 9 PDATA(15:0) of the Input Pixel data bus Bus Assignment Mapping Data bit mapping on the DLPC300 PD ATA(17:0) - RGB666 Mapping to RGB888 PDATA(17:0) of the Input Pixel data bus 14 13 12 11 10 9 Bus Assignment Mapping Data bit mapping on the DLPC300 PD ATA(23:0) - RGB888 Mapping 22 21 20 19 18 17 16 PDATA(23:0) of the Input Pixel data bus 13 12 10 Bus Assignment Mapping Data bit mapping on the DLPC300 Parallel Bus Mode - YCrCb 4:2:2 Source

n/a n/a Data bit mapping on the pins of the DLPC300 n/a

The parallel bus interface complies with the standard graphics interface protocol, which includes a vertical sync signal (VSYNC), horizontal sync signal (HSYNC), optional data-valid signal (DATAEN), a 24-bit data bus (PDATA), and a pixel clock (PCLK). The polarities of both syncs are programmable, as is the active edge of the clock. The relationship of these signals is shown in Figure 12. The data-valid signal (DATAEN) is optional, in that the DLPC300 provides auto-framing parameters that can be programmed to define the data-valid window, based on pixel and line counting relative to the horizontal and vertical syncs.

Figure 11. PDATA Bus - Parallel I/F Mode Bit Mapping

Product Folder Link(s): DLPC300

PDATA(23:0) of the Input Pixel data bus

Bus Assignment Mapping





Figure 12. Parallel I/F Frame Timing

**Table 8. Parallel Interface Frame Timing Requirements** 

|                    | PARAMETER                                                                                                                                                                                                                                                                                   | TEST CONDITIONS      | MIN | MAX | UNIT  |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|-----|-------|
| t <sub>p_vsw</sub> | Pulse duration – VSYNC high                                                                                                                                                                                                                                                                 | 50% reference points | 1   |     | lines |
| t <sub>p_vbp</sub> | Vertical back porch – time from the leading edge of VSYNC to the leading edge HSYNC for the first active line <sup>(1)</sup>                                                                                                                                                                | 50% reference points | 2   |     | lines |
| t <sub>p_vfp</sub> | Vertical front porch – time from the leading edge of the HSYNC following the last active line in a frame to the leading edge of VSYNC <sup>(1)</sup>                                                                                                                                        | 50% reference points | 1   |     | lines |
| t <sub>p_tvb</sub> | Total vertical blanking – time from the leading edge of HSYNC following the last active line of one frame to the leading edge of HSYNC for the first active line in the next frame. [This is equal to the sum of vertical back porch $(t_{p\_vbp})$ + vertical front porch $(t_{p\_vbp})$ ] | 50% reference points | 12  |     | lines |
| t <sub>p_hsw</sub> | Pulse duration – HSYNC high                                                                                                                                                                                                                                                                 | 50% reference points | 4   | 128 | PCLKs |
| t <sub>p_hbp</sub> | Horizontal back porch – time from rising edge of HSYNC to rising edge of DATAEN                                                                                                                                                                                                             | 50% reference points | 4   |     | PCLKs |
| t <sub>p_hfp</sub> | Horizontal front porch – time from falling edge of DATAEN to rising edge of HSYNC                                                                                                                                                                                                           | 50% reference points | 8   |     | PCLKs |
| t <sub>p_thh</sub> | Total horizontal blanking – sum of horizontal front and back porches (2)                                                                                                                                                                                                                    | 50% reference points |     |     | PCLKs |

<sup>(1)</sup> The programmable parameter Vertical Sync Line Delay (I<sup>2</sup>C: 0x23) must be set such that: 6 – Vertical Front Porch (t<sub>p\_√lp</sub>) (min 0) ≤ Vertical Sync Line Delay ≤ Vertical Back Porch (t<sub>p\_√lp</sub>) -2 (max 15). The default value for Vertical Sync Line Delay is set to 5; thus, only a Vertical Back Porch less than 7 requires potential action.

22

Total horizontal blanking is driven by the maximum line rate for a given source, which is a function of resolution and orientation. See Table 10 for the maximum line rate for each source/display combination.  $t_{p\_thb}$  = Roundup[(1000 ×  $t_{clock}$ )/LR] – APPL where  $t_{clock}$  = pixel clock rate in MHz, LR = line rate in kHz and APPL is the number of active pixels per (horizontal) line. If  $t_{p\_thb}$  is calculated to be less than  $t_{p\_hbp} + t_{p\_hfp}$ , then the pixel clock rate is too low or the line rate is too high and one or both must be adjusted.



Figure 13. Parallel and BT.656 I/F General Timing

**Table 9. Parallel Interface General Timing Requirements** 

|                       | PARAMETER                                                                                       | TEST CONDITIONS             | MIN   | MAX   | UNIT |
|-----------------------|-------------------------------------------------------------------------------------------------|-----------------------------|-------|-------|------|
| f <sub>clock</sub>    | Clock frequency, PCLK                                                                           |                             | 1     | 33.5  | MHz  |
| t <sub>p_clkper</sub> | Clock period, PCLK                                                                              | 50% reference points        | 29.85 | 1,000 | ns   |
| t <sub>p_clkjit</sub> | Clock jitter, PCLK <sup>(1)</sup>                                                               | Maximum f <sub>clock</sub>  |       |       |      |
| t <sub>p_wh</sub>     | Pulse duration low, PCLK                                                                        | 50% reference points        | 10    |       | ns   |
| t <sub>p_wl</sub>     | Pulse duration high, PCLK                                                                       | 50% reference points        | 10    |       | ns   |
| t <sub>p_su</sub>     | Setup time – HSYNC, DATEN, PDATA(23:0) valid before the active edge of $\mathrm{PCLK}^{(2)(3)}$ | 50% reference points        | 3     |       | ns   |
| t <sub>p_h</sub>      | Hold time – HSYNC, DATEN, PDATA(23:0) valid after the active edge of $\mathrm{PCLK}^{(2)(3)}$   | 50% reference points        | 3     |       | ns   |
| t <sub>t</sub>        | Transition time – all signals                                                                   | 20% to 80% reference points | 0.2   | 4     | ns   |

<sup>(1)</sup> Clock jitter (in ns) should be calculated using this formula: Jitter = [ 1/ f<sub>clock</sub> - 28.35 ns ]. Setup and hold times must be met during clock jitter.

Table 10. Parallel I/F Maximum Supported Horizontal Line Rate

|          | DADALLEL DUC                      | LANDSCAP            | E FORMAT <sup>(1)</sup> | PORTRAIT            | FORMAT <sup>(1)</sup>  |
|----------|-----------------------------------|---------------------|-------------------------|---------------------|------------------------|
| DMD      | PARALLEL BUS<br>SOURCE RESOLUTION | RESOLUTION<br>(H×V) | MAX LINE RATE<br>(kHz)  | RESOLUTION<br>(H×V) | MAX LINE RATE<br>(kHz) |
|          | NSTC <sup>(2)</sup>               | 720 × 240           | 17                      | Not supported       | N/A                    |
|          | PAL <sup>(2)</sup>                | 720 × 288           | 20                      | Not supported       | N/A                    |
|          | QVGA                              | 320 × 240           | 17                      | 240 × 320           | 22                     |
|          | QWVGA                             | 427 × 240           | 17                      | 240 × 427 (2)       | 27                     |
|          | 3:2 VGA                           | 640 × 430           | 30                      | 430 × 640           | 45                     |
|          | 4:3 VGA                           | 640 × 480           | 34                      | 480 × 640           | 45                     |
| 0.3 WVGA | WVGA-720                          | 720 × 480           | 34                      | 480 × 720           | 51                     |
| diamond  | WVGA-752                          | 752 × 480           | 34                      | 480 × 752           | 53                     |
|          | WVGA-800                          | 800 × 480           | 34                      | 480 × 800           | 56                     |
|          | WVGA-852                          | 852 × 480           | 34                      | 480 × 852           | 56                     |
|          | WVGA-853                          | 853 × 480           | 34                      | 480 × 853           | 56                     |
|          | WVGA-854                          | 854 × 480           | 34                      | 480 × 854           | 56                     |
|          | WVGA-864                          | 864 × 480           | 34                      | 480 × 864           | 56                     |
|          | Optical test                      | 608 × 684           | 48                      | Not supported       | N/A                    |

<sup>(1)</sup> See the DLPC300 Software Programmers Guide (TI literature number DLPU004) to invoke the appropriate input and output resolutions.

<sup>(2)</sup> The active (capture) edge of PCLK for HSYNC, DATEN and PDATA(23:0) is SW programmable but defaults to the rising edge.

<sup>(3)</sup> See Figure 13.

<sup>(2)</sup> NTSC and PAL are assumed to be interlaced sources.



#### BT.656 Interface

The DLPC300 controller input interface supports the industry standard BT.656 parallel video interface. See the appropriate ITU-R BT.656 specification for detailed interface timing requirements.

Table 11. BT.565 I/F General Timing Requirements (1)

|                       | PARAMETER                                                                   | TEST CONDITIONS             | MIN   | MAX   | UNIT |
|-----------------------|-----------------------------------------------------------------------------|-----------------------------|-------|-------|------|
| f <sub>clock</sub>    | Clock frequency, PCLK                                                       |                             | 1     | 33.5  | MHz  |
| t <sub>p_clkper</sub> | Clock period, PCLK                                                          | 50% reference points        | 29.85 | 1,000 | ns   |
| t <sub>p_clkjit</sub> | Clock jitter, PCLK (2)                                                      | Maximum f <sub>clock</sub>  |       |       |      |
| t <sub>p_wh</sub>     | Pulse duration low, PCLK                                                    | 50% reference points        | 10    |       | ns   |
| t <sub>p_wl</sub>     | Pulse duration high, PCLK                                                   | 50% reference points        | 10    |       | ns   |
| t <sub>p_su</sub>     | Setup time – HSYNC, DATEN, PDATA(23:0) valid before the active edge of PCLK | 50% reference points        | 3     |       | ns   |
| t <sub>p_h</sub>      | Hold time – HSYNC, DATEN, PDATA(23:0) valid after the active edge of PCLK   | 50% reference points        | 3     |       | ns   |
| t <sub>t</sub>        | Transition time – all signals                                               | 20% to 80% reference points | 0.2   | 4     | ns   |

The BT.656 I/F accepts 8-bit per color, 4:2:2 YCb/Cr data encoded per the industry standard via PDATA(7:0) on the active edge of PCLK (i.e., programmable) as shown in Figure 13.

Product Folder Link(s): DLPC300

BT.656 data bits should be mapped to the DLPC300 PDATA bus as shown in Figure 14.

#### BT.656 Bus Mode - YCrCb 4:2:2 Source PDATA(23:0) - BT.656 Mapping



Figure 14. PDATA Bus – BT.656 I/F Mode Bit Mapping

24

Clock jitter (in ns) should be calculated using this formula: Jitter = [ 1/ f<sub>clock</sub> - 28.35 ns ]. Setup and hold times must be met during clock

#### **Flash Memory Interface**

DLPC300 uses an external 16-Mbit SPI serial flash slave memory device for configuration support. The contents of this flash memory can be downloaded from the DLPC300 product folder. The DLPC300 uses a single SPI interface, employing SPI mode 0 protocol, operating at a nominal frequency of 33.3 MHz.

When RESET is released, the DLPC300 reads the contents of the serial flash memory and executes an auto-initialization routine. During this time, GPIO4\_INTF is set high to indicate auto-initialization is busy. Upon completion of the auto-initialization routine, the DLPC300 sets GPIO4\_INTF low to indicate that the auto-initialization routine successfully completed.

The DLPC300 should support any flash device that is compatible with standard SPI mode 0 protocol and meet the timing requirement shown in Table 14. However, the DLPC300 does not support the normal (slow) read opcode, and thus cannot automatically adapt protocol and clock rate based on the electronic signature ID of the flash. The flash instead uses a fixed SPI clock and assumes certain attributes of the flash have been ensured by PCB design. The DLPC300 also assumes the flash supports address auto-incrementing for all read operations. The specific Instruction opcode and timing compatibility requirements for a DLPC300-compatible flash are listed in Table 12.

Table 12. SPI Flash Instruction OpCode and Timing Compatibility Requirements

| SPI FLASH COMMAND         | OPCODE (hex) | ADDRESS BYTES | DUMMY BYTES | CLOCK RATE |
|---------------------------|--------------|---------------|-------------|------------|
| Fast READ (single output) | 0x0B         | 3             | 1           | 33.3 MHz   |
| All others                | Can vary     | Can vary      | Can vary    | 33.3 MHz   |

The DLPC300 does not have any specific page, block or sector size requirements except that programming via the I<sup>2</sup>C interface requires the use of page-mode programming. If, however, the user would like to dedicate a portion of the serial flash for storing external data (such as calibration data) and access it through the DLPC300's I<sup>2</sup>C interface, then the minimum sector size must be considered, as it drives minimum erase size. Note that use of serial flash for storing external data may impact the number of features that can be supported in Table 13.

Note that the DLPC300 does not drive the  $\overline{HOLD}$  (active-low hold) or  $\overline{WP}$  (active-low write protect) pins on the flash device, and thus these pins should be tied to a logic high on the PCB via an external pullup.

The DLPC300 supports 1.8-, 2.5- or 3.3-V serial flash devices. To do so, VCC\_FLSH must be supplied with the corresponding voltage. Table 13 contains a list of 1.8-, 2.5- and 3.3-V compatible SPI serial flash devices supported by DLPC300.

Table 13. Compatible SPI Flash Device Options<sup>(1)</sup>

| DENSITY | VENDOR   | PART NUMBER (2)  | SUPPLY<br>VOLTAGE<br>SUPPORTED <sup>(3)</sup> | MIN CHIP<br>SELECT HIGH<br>TIME (t <sub>CSH</sub> ) | MAX FAST<br>READ FREQ <sup>(4)</sup> | TABLE 21<br>OPCODE AND<br>TIMING<br>COMPATIBLE |
|---------|----------|------------------|-----------------------------------------------|-----------------------------------------------------|--------------------------------------|------------------------------------------------|
| 4 Mbit  | Macronix | MX25U4035        | 1.65 V–2 V                                    | 30 ns                                               | 40 MHz                               | Yes                                            |
| 8 Mbit  | Macronix | MX25U8035        | 1.65 V–2 V                                    | 30 ns                                               | 40 MHz                               | Yes                                            |
| 16 Mbit | Winbond  | W25Q16BLxxxx     | 2.3 V-3.6 V                                   | 100 ns                                              | 50 MHz                               | Yes                                            |
| 8 Mbit  | Macronix | MX25L8005ZUx-xxG | 2.7 V-3.6 V                                   | 100 ns                                              | 66 MHz                               | Yes                                            |

<sup>(1)</sup> All the SPI devices listed have been verified to be compatible with DLPC300.

Product Folder Link(s): *DLPC300* 

Copyright © 2012, Texas Instruments Incorporated

<sup>(2)</sup> Lower case x is used as a wild-card place holder and indicates an option that is selectable by the user. Note that the use of an upper case X is part of the actual part number.

<sup>(3)</sup> The flash supply voltage must match VCC\_FLSH on the DLPC300. 1.8-V and 2.5-V SPI device options are limited. Special attention must be paid when ordering devices to be sure the desired supply voltage is attained, as multiple voltage options are often available under the same base part number.

<sup>(4)</sup> Maximum supported fast read frequency at the minimum supported supply voltage



# Table 14. Flash Interface Timing Requirements (1)(2)

|                       | PARAMETER                                                  | TEST CONDITIONS             | MIN     | MAX    | UNIT |  |  |  |
|-----------------------|------------------------------------------------------------|-----------------------------|---------|--------|------|--|--|--|
| f <sub>clock</sub>    | Clock frequency, SPICLK <sup>(3)</sup>                     |                             | 33.3266 | 33.34  | MHz  |  |  |  |
| t <sub>p_clkper</sub> | Clock period, SPICLK                                       | 50% reference points        | 29.994  | 30.006 | ns   |  |  |  |
| t <sub>p_wh</sub>     | Pulse duration low, SPICLK                                 | 50% reference points        | 10      |        | ns   |  |  |  |
| t <sub>p_wl</sub>     | Pulse duration high, SPICLK                                | 50% reference points        | 10      |        | ns   |  |  |  |
| t <sub>t</sub>        | Transition time – all signals                              | 20% to 80% reference points | 0.2     | 4      | ns   |  |  |  |
| t <sub>p_su</sub>     | Setup time – SPIDIN valid before SPICLK falling edge       | 50% reference points        | 10      |        | ns   |  |  |  |
| t <sub>p_h</sub>      | Hold time – SPIDIN valid after SPICLK falling edge         | 50% reference points        | 0       |        | ns   |  |  |  |
| t <sub>p_clqv</sub>   | SPICLK clock low to output valid time – SPIDOUT and SPICS0 | 50% reference points        |         | 1.0    | ns   |  |  |  |
| t <sub>p_clqx</sub>   | SPICLK clock low output hold time – SPI_DOUT and SPICS0    | 50% reference points        | -1      |        | ns   |  |  |  |

- (1) Standard SPI protocol is to transmit data on the falling edge of SPICLK and to capture data on the rising edge. The DLPC300 does transmit data on the falling edge, but it also captures data on the falling edge rather than the rising edge. This provides support for SPI devices with long clock-to-Q timing. DLPC300 hold capture timing has been set to facilitate reliable operation with standard external SPI protocol devices.
- (2) With the above output timing, DLPC300 provides the external SPI device 14-ns input setup and 14-ns input hold relative to the rising edge of SPICLK.
- (3) This range includes the 200 ppm of the external oscillator (but no jitter).



Figure 15. Flash Interface Timing

26 Submit Doo

#### **DMD** Interface

The DLPC300 controller DMD interface consists of a 76.19-MHz (nominal) DDR output-only interface with LVCMOS signaling.

Table 15. DMD Interface Timing Requirements<sup>(1)</sup>

|                         | PARAMETER                                                                                                                                        | TEST CONDITIONS             | MIN    | MAX    | UNIT |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|--------|--------|------|
| f <sub>clock</sub>      | Clock frequency, DMD_DCLK and DMD_SAC_CLK <sup>(2)</sup>                                                                                         |                             | 76.198 | 76.206 | MHz  |
| t <sub>p_clkper</sub>   | Clock period, DMD_DCLK and DMD_SAC_CLK                                                                                                           | 50% reference points        | 13.123 | 15     | ns   |
| t <sub>p_wh</sub>       | Pulse duration low, DMD_DCLK and DMD_SAC_CLK                                                                                                     | 50% reference points        | 6.2    |        | ns   |
| t <sub>p_wl</sub>       | Pulse duration high, DMD_DCLK and DMD_SAC_CLK                                                                                                    | 50% reference points        | 6.2    |        | ns   |
| t <sub>t</sub>          | Transition time – all signals                                                                                                                    | 20% to 80% reference points | 0.3    | 2      | ns   |
| t <sub>p_su</sub>       | Output setup time – DMD_D(14:0), DMD_SCTRL, DMD_LOADB and DMD_TRC relative to both rising and falling edges of DMD_DCLK <sup>(3)</sup> (4)       | 50% reference points        |        | 1.5    | ns   |
| t <sub>p_h</sub>        | Output hold time – DMD_D(14:0), DMD_SCTRL, DMD_LOADB and DMD_TRC signals relative to both rising and falling edges of DMD_DCLK <sup>(3)(4)</sup> | 50% reference points        |        | 1.5    | ns   |
| t <sub>p_d1_skew</sub>  | DMD data skew – DMD_D(14:0), DMD_SCTRL, DMD_LOADB, and DMD_TRC signals relative to each other (5)                                                | 50% reference points        |        | 0.2    | ns   |
| t <sub>p_clk_skew</sub> | Clock skew – DMD_DCLK and DMD_SAC_CLK relative to each other                                                                                     | 50% reference points        |        | 0.2    | ns   |
| t <sub>p_d2_skew</sub>  | DAD/SAC data skew - DMD_SAC_BUS, DMD_DRC_OE, DMD_DRC_BUS, and DMD_DRC_STRB signals relative to DMD_SAC_CLK                                       | 50% reference points        |        | 0.2    | ns   |

Assumes a 30- $\Omega$  series termination for all DMD interface signals This range includes the 200 ppm of the external oscillator (but no jitter).

Assumes minimum DMD setup time = 1 ns and minimum DMD hold time = 1 ns

Output setup/hold numbers already account for controller clock jitter. Only routing skew and DMD setup/hold need be considered in system timing analysis.

Assumes DMD data routing skew = 0.1 ns max





Figure 16. DMD Interface Timing

### **Mobile DDR Memory Interface**

The DLPC300 stores bit plane data in external mobile dual data rate memory (mDDR). The mDDR compatibility requirements for the DLPC300 are:

- SDRAM memory type: Mobile-DDR
- Size: 128 Mbit minimum. DLPC300 can only address 128 Mb; use of larger memories requires bit A13 to be grounded.
- Organization: N × 16-bits wide with 4 equally sized banks
- Burst length: 4
- Refresh period: ≥ 64 ms
- Speed Grade t<sub>CK</sub>: 6 ns max
- CAS latency (C<sub>L</sub>), t<sub>RCD</sub>,t<sub>RP</sub> parameters (clocks): 3, 3, 3

Table 16 shows the mobile-DDR DRAM devices recommended for use with the DLPC300.

# Table 16. Compatible Mobile DDR DRAM Device Options (6)

| VENDOR  | PART NUMBER <sup>(7)</sup> | SIZE     | ORGANIZATION | SPEED GRADE <sup>(8)</sup> (t <sub>CK</sub> ) | CAS LATENCY (C <sub>L</sub> )  t <sub>RCD</sub> ,t <sub>RP</sub> PARAMETERS  (CLOCKS) |
|---------|----------------------------|----------|--------------|-----------------------------------------------|---------------------------------------------------------------------------------------|
| Elpida  | EDD25163HBH-6ELS-F         | 256 Mbit | 16M × 16     | 6 ns                                          | 3, 3, 3                                                                               |
| Samsung | K4X56163PN-FGC6            | 256 Mbit | 16M × 16     | 6 ns                                          | 3, 3, 3                                                                               |
| Micron  | MT46H16M16LFBF-6IT:H       | 256 Mbit | 16M × 16     | 6 ns                                          | 3, 3, 3                                                                               |
| Hynix   | H5MS2562JFR-J3M            | 256 Mbit | 16M × 16     | 6 ns                                          | 3, 3, 3                                                                               |

The DLPC300 controller mobile DDR memory interface consists of a 16-bit wide, mobile DDR interface (i.e., LVCMOS signaling) operated at 133.33 MHz (nominal).

- All the SDRAM devices listed have been verified to be compatible with the DLPC300.
- (7) These part numbers reflect a Pb-free package.
- (8) A 6-ns speed grade corresponds to a 166-MHz mDDR device.





# Table 17. Mobile DDR Memory Interface Timing Requirements (1)(2)(3)

|                    | PARAMETER                                | MIN   | MAX  | UNIT |
|--------------------|------------------------------------------|-------|------|------|
| t <sub>CYCLE</sub> | Cycle-time reference                     | 7500  |      | ps   |
| t <sub>CH</sub>    | CK high pulse duration <sup>(4)</sup>    | 2700  |      | ps   |
| $t_{CL}$           | CK low pulse duration <sup>(4)</sup>     | 2700  |      | ps   |
| t <sub>DQSH</sub>  | DQS high pulse duration <sup>(4)</sup>   | 2700  |      | ps   |
| t <sub>DQSL</sub>  | DQS low pulse duration <sup>(4)</sup>    | 2700  |      | ps   |
| t <sub>WAC</sub>   | CK to address and control outputs active | -2870 | 2870 | ps   |
| t <sub>QAC</sub>   | CK to DQS output active                  |       | 200  | ps   |
| t <sub>DAC</sub>   | DQS to DQ/DM output active               | -1225 | 1225 | ps   |
| t <sub>DQSRS</sub> | Input (read) DQS/ DQ skew <sup>(5)</sup> |       | 1000 | ps   |

- This includes the 200 ppm of the external oscillator (but no jitter).
- Output setup/hold numbers already account for controller clock jitter. Only routing skew and memory setup/hold must be considered in system timing analysis.
- Assumes a 30-Ω series termination on all signal lines CK and DQS pulse duration specs for the DLPC300 assume it is interfacing to a 166-MHz mDDR device. Even though these memories are only operated at 133.33 MHz, according to memory vendors, the rated t<sub>CK</sub> spec (i.e., 6 ns) can be applied to determine minimum CK and DQS pulse duration requirements to the memory.
- Note that DQS must be within the t<sub>DQSRS</sub> read data-skew window but need not be centered.

Product Folder Link(s): DLPC300





mDDR Memory Read Data Timing

Figure 17. Mobile DDR Memory Interface Timing

#### **Power-Up Initialization Sequence**

It's assumed that an external power monitor holds the DLPC300 in system reset during power up. It must do this by driving RESET to a logic-low state. It should continue to assert system reset until all controller voltages have reached minimum specified voltage levels, PARK is asserted high, and input clocks are stable. During this time, most controller outputs are driven to an inactive state and all bidirectional signals are configured as inputs to avoid contention. Controller outputs that are not driven to an inactive state are in the high-impedance state. These include DMD\_PWR\_EN, LEDDVR\_ON, LED\_SEL\_0, LED\_SEL\_1, SPICLK, SPIDOUT, and SPICSO. Once power is stable and the PLL\_REFCLK clock input to the DLPC300 is stable, then RESET should be deactivated (set to a logic high). The DLPC300 then performs a power-up initialization routine that first locks its PLL followed by loading self-configuration data from the external flash. On release of RESET, all DLPC300 I/Os become active. Immediately following the release of RESET, the GPIO4\_INTF signal is driven high to indicate that the auto initialization routine is in progress. On completion of the auto-initialization routine, the DLPC300 drives GPIO4\_INTF low to signal INITIALIZATION DONE (also called INIT DONE).

Note that the host processor can start sending standard I<sup>2</sup>C commands after GPIO4 (INIT\_DONE) goes low, or a 100-ms timer expires in the host processor, whichever is earlier.



Figure 18. Initialization Timeline

#### System Power-Up/Down Sequence

Although the DLPC300 requires an array of power supply voltages, (e.g., VDD, VDD\_PLL, VCC\_18, VCC\_FLSH, VCC\_INTF), there are no restrictions regarding the relative order of power supply sequencing to avoid damaging the DLPC300. This is true for both power-up and power-down scenarios. Similarly, there is no minimum time between powering up or powering down the different supplies feeding the DLPC300. Note, however, that it is not uncommon for there to be power-sequencing requirements for the devices that share the supplies with the DLPC300.

Although there is no risk of damaging the DLPC300 as a result of a given power sequence, from a functional standpoint there is one specific power-sequencing recommendation to ensure proper operation. In particular, all controller power should be applied and allowed to reach minimum specified voltage levels before RESET is de-asserted to ensure proper power-up initialization is performed. All I/O power should remain applied as long as 1-V core power is applied and RESET is de-asserted.

Note that when VDD10 core power is applied but I/O power is not applied, additional leakage current may be drawn.

Copyright © 2012, Texas Instruments Incorporated

IEXAS INSTRUMENTS

DLPS023 – JANUARY 2012 www.ti.com



Figure 19. Power-Up/Down Timing

#### System Power I/O State Considerations

#### Note that:

- If VCC18 I/O power is applied when VDD10 core power is not applied, then all mDDR (non fail-safe) and non-mDDR (fail-safe) output signals associated with the VCC18 supply are in a high-impedance state.
- If VCC\_INTF or VCC\_FLSH I/O power is applied when VDD10 core power is not applied, then all output signals associated with these inactive I/O supplies are in a high-impedance state.
- If VDD10 core power is applied but VCC\_INTF or VCC\_FLSH I/O power is not applied, then all output signals associated with these inactive I/O supplies are in a high-impedance state.
- If VDD10 Core power is applied but VCC18 I/O power is not applied,, then all mDDR (non fail-safe) and non-mDDR (fail-safe) output signals associated with the VCC18 I/O supply are in a high-impedance state; however, if driven high externally, only the non-mDDR (fail-safe) output signals remain in a high-impedance state, and the mDDR (non fail-safe) signals are shorted to ground through clamping diodes.

# Power-Good (PARK) Support

The PARK signal is defined to be an early warning signal that should alert the controller 500 µs before dc supply voltages have dropped below specifications. This allows the controller time to park the DMD, ensuring the integrity of future operation. Note that the reference clock should continue to run and RESET should remain de-activated for at least 500 µs after PARK has been deactivated (set to a logic low) to allow the park operation to complete.

#### **Hot-Plug Usage**

Note that the DLPC300 provides fail-safe I/O on all host-interface signal (signals powered by VCC\_INTF). This allows these inputs to be driven high even when no I/O power is applied. Under this condition, the DLPC300 does not load the input signal nor draw excessive current that could degrade controller reliability. Thus for example, the I<sup>2</sup>C bus from the host to other components would not be affected by powering off VCC\_INTF to the DLPC300. Note that weak pullups or pulldowns are recommended on signals feeding back to the host to avoid floating inputs.

#### **Maximum Signal Transition Time**

Unless otherwise noted, the maximum recommended 20%–80% rise/fall time to avoid input buffer oscillation is 10 ns. This applies to all DLPC300 input signals. Note, however, that the PARK input signal includes an additional small digital filter that ignores any input-buffer transitions caused by a slower rise/ fall time for up to 150 ns.

### **Configuration Control**

The primary configuration control mechanism for the DLPC300 is the I<sup>2</sup>C interface. See the *DLPC300 Software Programmer's Guide*, TI Literature Number DLPU004, for details on how to configure and control the DLPC300.

#### **Thermal Considerations**

The underlying thermal limitation for the DLPC300 is that the maximum operating junction temperature (T<sub>J</sub>) not be exceeded (see Recommended Operating Conditions). This temperature is dependent on operating ambient temperature, airflow, PCB design (including the component layout density and the amount of copper used), power dissipation of the DLPC300, and power dissipation of surrounding components. The DLPC300 package is designed primarily to extract heat through the power and ground planes of the PCB, thus copper content and airflow over the PCB are important factors.

**Table 18. Package Thermal Resistance** 

|                 | PARAMETER                                                   | MIN | NOM | MAX   | UNIT |
|-----------------|-------------------------------------------------------------|-----|-----|-------|------|
| $R_{\theta JC}$ | Thermal resistance, junction-to-case                        |     |     | 19.52 | °C/W |
| $R_{\theta JA}$ | Thermal resistance, junction-to-air, with no forced airflow |     |     | 64.96 | °C/W |

#### **External Clock Input Crystal Oscillator**

The DLPC300 requires an external reference clock to feed its internal PLL. This reference may be supplied via a crystal or oscillator. The DLPC300 accepts a reference clock of 16.667 MHz with a maximum frequency variation of 200 ppm (including aging, temperature and trim component variation). When a crystal is used, several discrete components are also required as shown in Figure 20.



Figure 20. Recommended Crystal Oscillator Configuration

Copyright © 2012, Texas Instruments Incorporated

Product Folder Link(s): DLPC300

#### **Table 19. Crystal Port Electrical Characteristics**

| PARAMETER                       | NOM | UNIT |
|---------------------------------|-----|------|
| PLL_REFCLK_I TO GND capacitance | 4.5 | pF   |
| PLL_REFCLK_O TO GND capacitance | 4.5 | pF   |

#### **Table 20. Recommended Crystal Configuration**

| PARAMETER                                                                                 | RECOMMENDED                                               | UNIT |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|
| Crystal circuit configuration                                                             | Parallel resonant                                         |      |
| Crystal type                                                                              | Fundamental (first harmonic)                              |      |
| Crystal nominal frequency                                                                 | 16.667                                                    | MHz  |
| Crystal frequency tolerance (including accuracy, temperature, aging and trim sensitivity) | ±200                                                      | PPM  |
| Crystal drive level                                                                       | 100 max                                                   | uW   |
| Crystal equivalent series resistance (ESR)                                                | 80 max                                                    | Ω    |
| Crystal load                                                                              | 12                                                        | pF   |
| R <sub>S</sub> drive resistor (nominal)                                                   | 100                                                       | Ω    |
| R <sub>FB</sub> feedback resistor (nominal)                                               | 1                                                         | ΜΩ   |
| C <sub>L1</sub> external crystal load capacitor                                           | See Figure 20                                             | pF   |
| C <sub>L2</sub> external crystal load capacitor                                           | See Figure 20                                             | pF   |
| PCB layout                                                                                | A ground isolation ring around the crystal is recommended |      |

If an external oscillator is used, then the oscillator output must drive the PLL\_REFCLK\_I pin on the DLPC300 controller, and the PLL\_REFCLK\_O pins should be left unconnected. The benefit of an oscillator is that it can be made to provide a spread-spectrum clock that reduces EMI. Note, however, that the DLPC300 can only accept between 0% to –2% spreading (i.e., down spreading only) with a modulation frequency between 20kHz and 65 KHz and a triangular waveform.

Similar to the crystal option, the oscillator input frequency is limited to the 16.667 MHz.

It is assumed that the external crystal or oscillator stabilizes within 50 ms after stable power is applied.

#### **PLL**

The DLPC300 contains one internal PLL that has a dedicated analog supply (VDD\_PLL , VSS\_PLL). As a minimum, the VDD\_PLL power and VSS\_PLL ground pins should be isolated using an RC-filter consisting of two  $50-\Omega$  series ferrites and two shunt capacitors (to widen the spectrum of noise absorption). It is recommended that one capacitor be a 0.1- $\mu$ f capacitor and the other be a 0.01- $\mu$ f capacitor. All four components should be placed as close to the controller as possible, but it is especially important to keep the leads of the high-frequency capacitors as short as possible. Note that both capacitors should be connected across VDD\_PLL and VSS\_PLL on the controller side of the ferrites.

The PCB layout is critical to PLL performance. It is vital that the quiet ground and power are treated like analog signals. Therefore, VDD\_PLL must be a single trace from the DLPC300 to both capacitors and then through the series ferrites to the power source. The power and ground traces should be as short as possible, parallel to each other and as close as possible to each other.



Figure 21. PLL Filter Layout

#### **General Handling Guidelines for Unused CMOS-Type Pins**

To avoid potentially damaging current caused by floating CMOS input-only pins, it is recommended that unused controller input pins be tied through a pullup resistor to its associated power supply or through a pulldown to ground. For controller inputs with internal pullup or pulldown resistors, it is unnecessary to add an external pullup/pulldown unless specifically recommended. Note that internal pullup and pulldown resistors are weak and should not be expected to drive the external line. The DLPC300 implements very few internal resistors and these are noted in the pin list.

Unused output-only pins can be left open.

When possible, it is recommended that unused bidirectional I/O pins be configured to their output state such that the pin can be left open. If this control is not available and the pins may become an input, then they should be pulled up (or down) using an appropriate resistor.



# PACKAGE OPTION ADDENDUM

19-Jan-2012

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|
| DLPC300ZVB       | ACTIVE                | NFBGA        | ZVB                | 176  | 10          | Pb-Free (RoHS)          | Call TI              | Level-3-260C-168 HR          |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

**Applications** 

Automotive and Transportation www.ti.com/automotive

e2e.ti.com

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

|                   |                        | •                           |                                   |
|-------------------|------------------------|-----------------------------|-----------------------------------|
| Amplifiers        | amplifier.ti.com       | Communications and Telecom  | www.ti.com/communications         |
| Data Converters   | dataconverter.ti.com   | Computers and Peripherals   | www.ti.com/computers              |
| DLP® Products     | www.dlp.com            | Consumer Electronics        | www.ti.com/consumer-apps          |
| DSP               | dsp.ti.com             | Energy and Lighting         | www.ti.com/energy                 |
| Clocks and Timers | www.ti.com/clocks      | Industrial                  | www.ti.com/industrial             |
| Interface         | interface.ti.com       | Medical                     | www.ti.com/medical                |
| Logic             | logic.ti.com           | Security                    | www.ti.com/security               |
| Power Mgmt        | power.ti.com           | Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Microcontrollers  | microcontroller.ti.com | Video and Imaging           | www.ti.com/video                  |

RFID <u>www.ti-rfid.com</u>
OMAP Mobile Processors www.ti.com/omap

**Products** 

Audio

Wireless Connectivity www.ti.com/wirelessconnectivity

www.ti.com/audio

TI E2E Community Home Page

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated