# 32-Channel, 128-Level Amplitude Gray-Shade Display Column Driver 

## Features

- HVCMOS® technology
- 5.0 V CMOS inputs
- Capable of 128 levels of gray shading
- Modulation voltage up to +80 V
- 24MHz data throughput rate
- 32 outputs per device (can be cascaded)
- Pin-programmable shift direction (DIR)
- D/A conversion cycle time is $20 \mu \mathrm{~s}$
- Diodes in output structure allow usage in energy recovery systems
- Available in 3 -sided 64 -lead gullwing package


## Applications

- Electroluminescent Displays
- Polycholesteric Displays


## General Description

The HV633 is a 32 -channel driver IC for gray shade display use. It is designed to produce varying output voltages between $3.0-80 \mathrm{~V}$. This amplitude modulation at the output is facilitated by an external ramp voltage $\mathrm{V}_{\mathrm{R}}$. See Theory of Operation for detailed explanation.

This device consists of dual 16 -bit shift registers, 32 data latches and comparators, and control logic to preform 128 levels of gray shading. There are 7 bits of data inputs. Data is shifted through the shift registers at both edges of the clock, resulting in a data transfer rate of twice that of the shift clock frequency. When the DIR pin is high, CSI/CSO is the input/ output for the chip select pulse. When DIR is low, CSI/CSO is the output/input for the chip select pulse. When the DIR pin is high, it allows the HV633 to shift data in the counter-clockwise direction when viewed from the top of the package. When the DIR pin is low, data is shifted in the clockwise direction. The output circuitry allows the energy which is stored in the output capacitance to be returned to $\mathrm{V}_{\mathrm{Pp}}$ through the body diode of the output transistor.

## Functional Block Diagram



## Ordering Information

|  | 64-Lead PQFP (3-sided) |
| :---: | :---: |
| 20.00x14.00mm body |  |
| Device | 3.40mm height (max) |
|  | 0.80mm pitch |
|  | 3.90mm footprint |
| HV633 | HV633PG-G |

-G indicates package is RoHS compliant ('Green')

## Absolute Maximum Ratings

| Parameter | Value |
| :--- | ---: |
| Supply voltage, $\mathrm{V}_{\mathrm{DD}}$ | -0.5 V to +7.5 V |
| Supply voltage, $\mathrm{V}_{\mathrm{PP}}$ | -0.5 V to +90 V |
| Logic input levels | -0.5 V to $\mathrm{V}_{\mathrm{DD}}+0.5 \mathrm{~V}$ |
| Ground current ${ }^{1}$ | 1.5 A |
| Continuous total power dissipation ${ }^{2}$ | 2.0 W |
| Maximum junction temperature | $125^{\circ} \mathrm{C}$ |
| Storage temperature range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead temperature <br> (1.6mm (1/16 inch) from case for 10 seconds) | $260^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. Continuous operation of the device at the absolute rating level may affect device reliability. All voltages are referenced to device ground.

## Notes:

1. Duty cycle is limited by the total power dissipated in the package.
2. For operation above $25^{\circ} \mathrm{C}$ ambient derate linearly to $125^{\circ} \mathrm{C}$ at $20 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$.


## Pin Configuration



64-Lead PQFP (3-sided) (PG) (top view)

## Product Marking



L = Lot Number YY = Year Sealed WW = Week Sealed C = Country of Origin A = Assembler ID ____ = "Green" Packaging

Package may or may not include the following marks: Si or 37
64-Lead PQFP (3-sided) (PG)

## Recommended Operating Conditions

| Sym | Parameter | Min | Typ | Max | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{DD}}$ | Low-voltage digital supply voltage | 4.5 | 5.0 | 5.5 | V |
|  | Low-voltage analog supply voltage |  |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | High-level input voltage (analog \& digital) | $\mathrm{V}_{\mathrm{DD}}-1$ | - | $\mathrm{V}_{\mathrm{DD}}$ | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Low-level input voltage (analog \& digital) | 0 | - | 1.0 | V |
| $\mathrm{~V}_{\text {BAS }}$ | $\mathrm{I}_{\text {PP }}$ control circuit bias voltage | -2.0 | 0 | - | V |
| $\mathrm{V}_{\mathrm{CTL}}$ | $\mathrm{I}_{\mathrm{PP}}$ control circuit control voltage | - | 0 | 2.0 | V |
| $\mathrm{~V}_{\mathrm{PP}}$ | High voltage supply | -0.3 | - | 80 | V |
| $\mathrm{~V}_{\mathrm{R}}$ | Ramp voltage | 0 | - | $\mathrm{V}_{\mathrm{PP}}-2$ | V |
| $\mathrm{f}_{\mathrm{SC}}$ | Shift clock operating frequency (at $\left.\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}\right)$ | - | - | 12 | MHz |

Electrical Characteristics (over recommended operating conditions at $T_{A}=25^{\circ} \mathrm{C}$ unless otherwise noted)

## Low Voltage DC Characteristics (Digital)

| Sym | Parameter | Min | Typ ${ }^{1}$ | Max | Units | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DD }}$ supply current | - | 12 | 20 | mA | $\mathrm{f}_{\mathrm{sc}}=12 \mathrm{MHz}, \mathrm{f}_{\mathrm{cc}}=12 \mathrm{MHz}$ |
| $\mathrm{I}_{\text {DDQ }}$ | Quiescent $\mathrm{V}_{\text {DD }}$ supply current | - | - | 200 | $\mu \mathrm{A}$ | All $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ |
| $\mathrm{I}_{\mathrm{H}}$ | High-level input current | - | 1.0 | 50 | $\mu \mathrm{A}$ | $\mathrm{V}_{1 H}=\mathrm{V}_{\mathrm{DD}}$ |
| $1 /$ | Low-level input current | - | -1.0 | -50 | $\mu \mathrm{A}$ | $\mathrm{V}_{\mathrm{LL}}=0 \mathrm{~V}$ |
| $\mathrm{C}_{\text {IN }}{ }^{2}$ | Input capacitance (D1 ~ D7, LC, SC, CC) | - | - | 15 | pF | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{f}=1.0 \mathrm{MHz}$ |
| $\mathrm{I}_{\mathrm{OH}}$ | High-level output current | -2.0 | - | - | mA | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=0.9 \mathrm{~V}_{\mathrm{DD}}$ |
| $\mathrm{I}_{\mathrm{oL}}$ | Low-level output current | 2.0 | - | - | mA | $\mathrm{V}_{\mathrm{DD}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.1 \mathrm{~V}_{\mathrm{DD}}$ |
| Notes: <br> 1. All typical values are at $V_{D D}=5.0 \mathrm{~V}$. <br> 2. Guaranteed by design. |  |  |  |  |  |  |
| Low Voltage DC Characteristics (Analog) |  |  |  |  |  |  |
| $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {DD }}$ supply current | - | - | 500 | $\mu \mathrm{A}$ | $\mathrm{f}_{\mathrm{sc}}=12 \mathrm{MHz}, \mathrm{f}_{\mathrm{cc}}=12 \mathrm{MHz}$ |
| $\mathrm{I}_{\text {DDQ }}$ | Quiescent $\mathrm{V}_{\text {DD }}$ supply current | - | - | 200 | $\mu \mathrm{A}$ | All $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=5.5 \mathrm{~V}$ |

## High Voltage Bias Circuit for Output Variation Control

| $\mathrm{I}_{\text {PP }}$ | $\mathrm{V}_{\text {PP }}$ supply current for bias circuit | - | 2.0 | - | mA | Depending on external bias circuit, see Table 1. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| High Voltage DC Characteristics |  |  |  |  |  |  |
| $\mathrm{I}_{\text {AOH }}$ | High-voltage analog output source current | See performance curves |  |  | mA | $V_{\text {PP }}=80 \mathrm{~V}$. See Test Circuit |
| $\mathrm{I}_{\mathrm{AOL}}$ | High-voltage analog output sink current | See performance curves |  |  | mA | $\begin{aligned} & \mathrm{V}_{\mathrm{PP}}=80 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=4.5 \mathrm{~V}, \\ & \mathrm{~V}_{\mathrm{AO}}=2.0 \mathrm{~V} \end{aligned}$ |
| $\Delta \mathrm{V}$ 。 | Maximum delta voltage between high voltage outputs of the same level | - | - | $\pm 0.2$ | V | At all gray levels |

AC Characteristics $\left(V_{D D}=5.5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}\right)$
Logic Timing

| $\mathrm{f}_{\text {SC }}$ | Shift clock operating frequency | - | - | 12 | MHz | --- |
| :---: | :--- | :---: | :---: | :---: | :---: | :--- |
| $\mathrm{f}_{\text {DIN }}$ | Data-in frequency | - | - | 24 | MHz | --- |
| $\mathrm{t}_{\text {SS }}$ | CSI/CSO pulse to shift clock setup time | - | 40 | - | ns | --- |
| $\mathrm{t}_{\text {HS }}$ | CSI/CSO pulse to shift clock hold time | - | 0 | - | ns | --- |
| $\mathrm{t}_{\text {WA }}$ | CSI pulse width | - | 49 | - | ns | --- |
| $\mathrm{t}_{\text {DS }}$ | Data to shift clock setup time | - | 20 | - | ns | --- |
| $\mathrm{t}_{\text {DH }}$ | Data to shift clock hold time | - | 0 | - | ns | --- |
| $\mathrm{t}_{\text {WD }}$ | Data-in pulse width | - | 24 | - | ns | --- |
| $\mathrm{t}_{\text {WLC }}$ | Load count pulse width | - | 98 | - | ns | --- |
| $\mathrm{t}_{\text {DLCR }}$ | Load count to ramp delay | 1.0 | - | - | $\mu \mathrm{s}$ | --- |
| $\mathrm{t}_{\text {DRCC }}{ }^{3}$ | Ramp to count clock delay | 0.47 | - | - | $\mu \mathrm{s}$ | --- |
| $\mathrm{t}_{\text {DSL }}$ | Shift clock to load count delay time | - | 98 | - | ns | --- |

Logic Timing (cont.)

| Sym | Parameter | Min | Typ | Max | Units | Conditions |
| :---: | :--- | :---: | :---: | :---: | :---: | :--- |
| $t_{\text {csc }}$ | Shift clock cycle time | 98 | - | - | $n s$ | --- |
| $t_{\text {wsc }}$ | Shift clock pulse width | 49 | - | - | $n s$ | --- |
| $t_{c c c}$ | Count clock cycle time | 98 | - | - | $n s$ | --- |
| $t_{w c c}$ | Count clock pulse width | 49 | - | - | $n s$ | --- |

## $\mathrm{V}_{\mathrm{R}}$ Timing

| $t_{C R}$ | Cycle time of ramp signal | 15 | - | - | $\mu s$ | --- |
| :---: | :--- | :---: | :---: | :---: | :---: | :--- |
| $t_{R R}$ | Ramp rise time | 10.6 | - | - | $\mu \mathrm{s}$ | --- |
| $t_{H R}{ }^{4}$ | Ramp hold time | 2.0 | - | 15 | $\mu \mathrm{~s}$ | --- |
| $t_{F R}$ | Ramp fall time | 3.0 | - | - | $\mu \mathrm{s}$ | $C_{\text {LOAD }}=1 \mathrm{nF}$ |

Notes:
3. Count clock starts counting after $0.47 \mu \mathrm{~s}$ min. This is equivalent to a time duration for a linear ramp $V_{R}$ to ramp from 0 to 3.0 V , assuming the minimum value of $t_{R R}$, ramp size time of $12 \mu \mathrm{~s}$ for $V_{R}=80 \mathrm{~V}$.
4. The maximum ramp hold time may be longer than $15 \mu \mathrm{~s}$, but the output voltage $H V_{\text {out }}$ will droop due to leakage.

Table 1: Schemes to control $I_{P P}$ bias current, typical $I_{P P}$

| Option 1 |  |  |  | Option 2 |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{v}_{\text {BIAS }}} \begin{gathered} \text { (V) } \end{gathered}$ | $\begin{gathered} \hline \mathbf{V}_{\mathrm{cTL}} \\ \text { (V) } \end{gathered}$ | $\begin{aligned} & \hline \mathrm{R}_{\mathrm{crt}} \\ & (\mathrm{k} \Omega) \end{aligned}$ | $\begin{aligned} & \mathrm{I}_{\mathrm{pp}} \\ & (\mathrm{~mA}) \end{aligned}$ | $\overline{V_{\text {BIAS }}} \begin{gathered} \text { (V) } \end{gathered}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{cTL}} \\ (\mathrm{~V}) \end{gathered}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{crt}} \\ & (\mathrm{k} \Omega) \end{aligned}$ | $\begin{aligned} & \overline{\mathrm{I}_{\mathrm{p}}} \\ & (\mathrm{~mA}) \end{aligned}$ |
| 0 | 0.1 | 56 | 2.0 | -1.0 | 0 | 56 | 4.0 |
| 0 | 1.0 | 56 | 7.0 | -2.0 | 0 | 56 | 5.5 |



Function Table

| Function | DIR | Data In <br> (D1 - D7) | CSI | CSO | SC | LC | CC | $\mathrm{V}_{\mathrm{R}}$ | HV ${ }_{\text {out }}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Shift data from $\mathrm{HV}_{\text {out }} 1$ to $\mathrm{HV}_{\text {out }} 32$ | H | Data | $\ldots$ | Output | $\checkmark$ | L | L | L | Data $\rightarrow \mathrm{HV}_{\text {out }} 1 \rightarrow \ldots \rightarrow \mathrm{HV}_{\text {ouT }} 32$ |
| Shift data from $\mathrm{HV}_{\text {out }} 32 \text { to } \mathrm{HV}_{\text {OUT }} 1$ | L | Data | Output | $\square$ | $\cdots$ | L | L | L | Data $\rightarrow \mathrm{HV}_{\text {OUT }} 32 \rightarrow \ldots \rightarrow \mathrm{HV}_{\text {OUT }} 1$ |
| Load shift register | X | X | Pre-defined by 1 or 2 |  | $\uparrow$ | L | L | L | - |
| Load counter | X | X |  |  | L | $\square$ | L | L | - |
| Counting/voltage conversion | X | X |  |  | L | L | $\square$ | Initiates $V_{R}$ | - |

Notes:
$L=$ Low logic level
$H=$ High logic level
$\begin{aligned} \sqrt{L} & =\text { Low to high transition } \\ X & =\text { Transition of both edges } \\ X & \text { Don't care }\end{aligned}$

Supertex IITc. • 1235 Bordeaux Drive, Sunnyvale, CA 94089 • Tel: 408-222-8888 • www.supertex.com

## Functional Block Diagram



## Note:

SC = Shift Clock, LC = Load Count, CC = Count Clock, CSI = Chip Select Input, CSO = Chip Select Output
*Data rate $=2 x$ the SC frequency

Output Stage Detail


Input and Output Equivalent Circuits


Logic Inputs


Logic Data Output

## Test Circuit

High-voltage Analog Output Source Current ( $\left.\mathrm{I}_{\mathrm{AOH}}\right)$. For gray shade \#1 (000 0000).


1. Set $H V_{\text {OUT }}=$ Low
2. Apply $V_{P P}=80 \mathrm{~V}$
3. Apply a step voltage of 70 V at $V_{R}$ (slew rate $=4.1 \mathrm{~V} / \mu \mathrm{s}$ )
4. Measure voltage across the $1.0 \mathrm{~K} \Omega$ resistor
5. Output source current can be calculated by using $V_{T S T} / 1.0 \mathrm{~K} \Omega$

## Typical Panel Connections



## Display Panel <br> (Example)



## Timing Diagrams

## (a) Basic System Timing


*HV $V_{\text {out }}$ will clear to zero with load count.

## (b) Detailed Device Timing



Gray Shade Decoding Scheme

| Shade Number | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 128 | 1 | 1 | 1 | 1 | 1 | 1 | 1 |
| 127 | 1 | 1 | 1 | 1 | 1 | 1 | 0 |
| 126 | 1 | 1 | 1 | 1 | 1 | 0 | 1 |
| 125 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| 124 | 1 | 1 | 1 | 1 | 0 | 1 | 1 |
| 123 | 1 | 1 | 1 | 1 | 0 | 1 | 0 |
| 122 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |
| 121 | 1 | 1 | 1 | 1 | 0 | 0 | 0 |
| - | - | - | - | - | - | - | - |
| - | - | - | - | - | - | - | - |
| - | - | - | - | - | - | . | - |
| 7 | 0 | 0 | 0 | 0 | 1 | 1 | 0 |
| 6 | 0 | 0 | 0 | 0 | 1 | 0 | 1 |
| 5 | 0 | 0 | 0 | 0 | 1 | 0 | 0 |
| 4 | 0 | 0 | 0 | 0 | 0 | 1 | 1 |
| 3 | 0 | 0 | 0 | 0 | 0 | 1 | 0 |
| 2 | 0 | 0 | 0 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |

## Typical Performance Curves



## Gray Scale Voltage




## Theory of Operation

The HV633 has two primary functions:

1) Loading data from the data bus and,
2) Gray-shade conversion(converting latched data to output voltages).

Since the device was developed initially for flat panel displays, the operation will be described in terms that pertain to that technology. As shown by the Typical Panel Connections, several HV633 packages are mounted at the top and bottom of a display panel. Data exists on a 7-bit bus (adjacent PC board traces) at top and bottom. The D1 through D7 inputs of each chip take data from the bus when either a CSI or CSO pulse is present at the chip. These pulses therefore act as a combination CHIP SELECT and LOCATION STROBE. Because of the way the chip $\mathrm{HV}_{\text {out }}$ pins are sequenced, data on the bus at the bottom of the display panel will be entered into the left-most chip as $\mathrm{HV}_{\text {out }} 1, \mathrm{HV}_{\text {out }} 2$, etc. up to $\mathrm{HV}_{\text {out }} 32$. The CSI pulse will accomplish this with DIR $=$ High.

## Loading Data from Data Bus

Here is the full data-entry sequence:

1) The microcontroller puts data on the bus (7 bits)
2) To enter the data into the 32 sets of 7 latches on the first chip, the shift clock rises. This positive transition is combined with the CSI pulse and is generated only once to strobe the data into the first set of latches. (These latches eventually send data to the $\mathrm{HV}_{\text {OUT }} 1$ ). The data on the bus then changes, the shift clock falls, and this negative transition is combined with the CSI pulse, which is now propagated internally, to strobe the new data into the next set of 7 latches (which will end up as $\mathrm{HV}_{\text {out }} 2$ ). This internal CSI pulse therefore runs at twice the shift clock rate.
3) When the last set of 7 latches in the first chip has been loaded ( $\mathrm{HV}_{\text {OUT }} 32$ ), the CSI pulse leaves chip 1 and enters chip 2. The exit pin is called CSO and the chip 2 entry pin is CSI. For chips at the top of the panel things are reversed: DIR is low, entry pins are CSO and exit pins are CSI, because the data-into-latches sequence is in descending order, $\mathrm{HV}_{\text {OUT }} 32$ down to $\mathrm{HV}_{\text {OUT }} 1$.
4) The buses may of course be separate, and data can be strobed in on an interleaved basis, etc., but those complications will be left to systems designers.

When data has been loaded into all 32 outputs of all chips (top and bottom of the display panel), the load count pin is pulsed. On its rising transition, all output levels are reset to zero and all the data in the input latches is transferred to a like number of comparator latches, (thus leaving the data latches ready to receive new data during the following operations). After the transfer, the load countpin is brought low. This transition begins the events that convert the binary data into a gray-shade level.

## Gray-shade Conversion

1) The COUNT CLOCK is started. An external signal is applied to the COUNT CLOCK pin, causing the counter on each chip to increment from binary 0000000 to 1111111 (0 to 127).
2) At the same time, the $V_{R}$ voltage is applied to all chips, via charging transistors, causing the HOLD CAPACITOR (CH) on each output to experience a rise in voltage.
3) The logic control compares the count in the comparator latch to the count clock. The gate voltage of Q1 and the output voltage $\mathrm{HV}_{\text {out }}$ will ramp up at the same rate as VR.
4) Once $V_{R}$ has reached the maximum voltage, then all the pixels will be at the final value. (See Gray Scale Voltage.)

## Output Voltage Variation

The output voltage of the HV633 is determined by the logic and the ramp voltage $\mathrm{V}_{\mathrm{R}}$. It is possible that the output voltage may be coupled to an unacceptable level due to its adjacent outputs through the panel. In order to solve this problem, internal logic (refer to Output Stage Detail) is integrated in the IC to minimize the effect. Two external pins VCTL and RCTL allow the feasibility to control the current flowing through Q2. The VCTL pin is connected to a voltage source and the RCTL pin is connected to ground through a resistor ( 2.0 V and $56 \mathrm{~K} \Omega$ are used for a particular panel). The internal bias circuit will drive the resistor to a voltage level that is equal to the VCTL voltage at steady state through an operational amplifier. The current flowing through Q1 and Q2 will be limited to VCTL/RCTL. This combination of VCTL and RCTL will reduce the output voltage variation to less than $\pm 0.2 \mathrm{~V}$ of delta voltage for each gray shade, independent of its adjacent output voltages.

## Pin Descriptions

| Pin \# | Function | Description |
| :---: | :---: | :---: |
| 1 | HV ${ }_{\text {OUT }} 1$ | High-voltage outputs |
| 2 | $\mathrm{HV}_{\text {OUT }}{ }^{2}$ |  |
| 3 | $\mathrm{HV}_{\text {OUT }}{ }^{3}$ |  |
| 4 | $\mathrm{HV}_{\text {OUT }} 4$ |  |
| 5 | $\mathrm{HV}_{\text {OUT }}{ }^{5}$ |  |
| 6 | $\mathrm{HV}_{\text {OUT }} 6$ |  |
| 7 | $\mathrm{HV}_{\text {OUT }} 7$ |  |
| 8 | $\mathrm{HV}_{\text {OUT }} 8$ |  |
| 9 | $\mathrm{HV}_{\text {OUT }} 9$ |  |
| 10 | $\mathrm{HV}_{\text {OUT }} 10$ |  |
| 11 | $\mathrm{HV}_{\text {OUT }} 11$ |  |
| 12 | $\mathrm{HV}_{\text {OUT }} 12$ |  |
| 13 | $\mathrm{HV}_{\text {out }} 13$ |  |
| 14 | $\mathrm{HV}_{\text {OUT }} 14$ |  |
| 15 | $\mathrm{HV}_{\text {OUT }} 15$ |  |
| 16 | $\mathrm{HV}_{\text {OUT }} 16$ |  |
| 17 | HVGND | This is ground for the high-voltage (output) section. HVGND and LVGND should be connected together externally. |
| 18 | VR | High voltage ramp input for charging the output stage hold capacitors $(\mathrm{CH})$. This input can be linear or non-linear as desired. |
| 19 | VPP | This input biases the output source followers. |
| 20 | NC | No connect. |
| 21 | VDD (analog)* | Low-voltage analog supply voltage. |
| 22 | CSI | Input pin for the chip select pulse (when DIR is high). Output pin for the chip select pulse (when DIR is low). |
| 23 | NC | No connect. |
| 24 | VCTL | Voltage supply pin to prevent output voltage from being affected by its adjacent outputs ( $\mathrm{V}_{\mathrm{CTL}}=2.0 \mathrm{~V}$ for a particular panel). The combination of $\mathrm{V}_{\text {CTL }}$ and $\mathrm{R}_{\mathrm{CTL}}$ will reduce the output voltage variation to less than $\pm 0.2 \mathrm{~V}$ of delta voltage between high voltage outputs of the same level at all gray levels. |
| 25 | RCTL | Current sense resistor to ground to prevent output voltage from being affected by its adjacent outputs ( $\mathrm{R}_{\mathrm{CTL}}=56 \mathrm{~K} \Omega$ for a particular panel). See VCTL function above. |
| 26 | SC (shift clock) | Triggers data on both rising and falling edges. This implies that the data rate is always twice the clock rate (data rate $=20 \mathrm{MHz}$ if clock rate $=10 \mathrm{MHz}$ ). |
| 27 | LVGND | This is ground for the logic section. HVGND and LVGND should be connected together externally. |
| 28 | DIR | When this pin is connected to VDD, input data is shifted in ascending order, i.e., corresponding to $\mathrm{HV}_{\text {out }} 1$ to $\mathrm{HV}_{\text {OUT }} 32$. When connected to LVGND, input data is shifted in descending order, i.e., corresponding to $\mathrm{HV}_{\text {out }} 32$ to $\mathrm{HV}_{\text {out }} 1$. |

[^0]Pin Descriptions (cont.)

| Pin \# | Function | Description |
| :---: | :---: | :---: |
| 29 | VDD (digital)* | Low-voltage digital supply voltage. |
| 30 | D7 | Inputs for binary-format parallel data. |
| 31 | D6 |  |
| 32 | D5 |  |
| 33 | D4 |  |
| 34 | D3 |  |
| 35 | D2 |  |
| 36 | D1 |  |
| 37 | NC | No connect. |
| 38 | LVGND | This is ground for the logic section. HVGND and LVGND should be connected together externally. |
| 39 | NC | No connect. |
| 40 | LC (Load Count) | Input for a pulse whose rising edge causes data from the input latches to enter the comparator latches, and whose falling edge initiates the conversion of this binary data to an output level (D-to-A). Also, the $\mathrm{HV}_{\text {out }}$ will clear to zero after the load count is initiated. |
| 41 | NC | No connect. |
| 42 | CC (Count Clock) | Input to the count clock generator whose increments are compared to the data in the comparator latches. |
| 43 | CSO | Input pin for the chip select pulse (when DIR is low). Output pin for the chip select pulse (when DIR is high). |
| 44 | NC | No connect. |
| 45 | VPP | This input biases the output source followers. |
| 46 | NC | No connect. |
| 47 | VR | High-voltage ramp input for charging the output stage hold capacitors (CH).This input can be linear or non-linear as desired. |
| 48 | HVGND | This is ground for the high-voltage (output) section.HVGND and LVGND should be connected together externally. |
| 49 | $\mathrm{HV}_{\text {OUT }} 17$ | High-voltage outputs |
| 50 | HV ${ }_{\text {OUT }} 18$ |  |
| 51 | $\mathrm{HV}_{\text {OUT }} 19$ |  |
| 52 | $\mathrm{HV}_{\text {Out }} 20$ |  |
| 53 | $\mathrm{HV}_{\text {OUT }} 21$ |  |
| 54 | $\mathrm{HV}_{\text {Out }} 22$ |  |
| 55 | $\mathrm{HV}_{\text {Out }} 23$ |  |
| 56 | $\mathrm{HV}_{\text {Out }} 24$ |  |
| 57 | $\mathrm{HV}_{\text {Out }} 25$ |  |
| 58 | $\mathrm{HV}_{\text {OUT }}{ }^{26}$ |  |

* Analog VDD and digital VDD may be connected seperately for better noise immunity.

Pin Descriptions (cont.)

| Pin \# | Function | Description |
| :---: | :---: | :---: |
| 59 | $\mathrm{HV}_{\text {oUT }} 27$ |  |
| 60 | $\mathrm{HV}_{\text {oUT }} 28$ |  |
| 61 | $\mathrm{HV}_{\text {ouT }} 29$ | High-voltage outputs |
| 62 | $\mathrm{HV}_{\text {ouT }} 30$ |  |
| 63 | $\mathrm{HV}_{\text {ouT }} 31$ |  |
| 64 | $\mathrm{HV}_{\text {OUT }} 32$ |  |

## 64-Lead PQFP (3-Sided) Package Outline (PG)

### 20.00x14.00mm body, 3.40 mm height (max), 0.80 mm pitch, 3.90 mm footprint



View B

Note:

1. A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator.
2. The leads on this side are trimmed.

| Symbol |  | A | A1 | A2 | b | D | D1 | E | E1 | e | L | L1 | L2 | L3 | $\theta$ | 01 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Dimension (mm) | MIN | 2.80 | 0.25 | 2.55 | 0.30 | 22.25 | 19.80 | 17.65 | 13.80 | $\begin{aligned} & 0.80 \\ & \text { BSC } \end{aligned}$ | 0.73 | $\begin{aligned} & 1.95 \\ & \text { REF } \end{aligned}$ | $\begin{aligned} & 0.25 \\ & \text { BSC } \end{aligned}$ | $\begin{aligned} & 0.55 \\ & \text { REF } \end{aligned}$ | $0^{\circ}$ | $5^{\circ}$ |
|  | NOM | - | - | 2.80 | - | 22.50 | 20.00 | 17.90 | 14.00 |  | 0.88 |  |  |  | $3.5{ }^{\circ}$ | - |
|  | MAX | 3.40 | 0.50 | 3.05 | 0.45 | 22.75 | 20.20 | 18.15 | 14.20 |  | 1.03 |  |  |  | $7^{\circ}$ | $16^{\circ}$ |

## Drawings not to scale.

Supertex Doc. \#: DSPD-64PQFPPG, Version NR090608.
(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to http://www.supertex.com/packaging.html.)

[^1]
[^0]:    * Analog VDD and digital VDD may be connected seperately for better noise immunity.

[^1]:    Supertex inc. does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." Supertex inc. does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the Supertex inc. (website: http//www.supertex.com)

