**Features** 





# High-Voltage, High-Power LED Driver with **Analog and PWM Dimming Control**

### **General Description**

The MAX16831 is a current-mode, high-brightness LED (HBLED) driver designed to control two external n-channel MOSFETs for the single-string LED current regulation. The MAX16831 integrates all the building blocks necessary to implement fixed-frequency HBLED drivers with wide-range dimming control. The MAX16831 is configurable to operate as a step-down (buck), step-up (boost), or step-up/-down (buck-boost) current regulator.

Current-mode control with leading-edge blanking simplifies control-loop design. Internal slope compensation stabilizes the current loop when operating at duty cycles above 50%. The MAX16831 operates over a wide input voltage range and is capable of withstanding automotive load-dump events. Multiple MAX16831s can be synchronized to each other or to an external clock. The MAX16831 includes a floating dimming driver for brightness control with an external n-channel MOSFET in series with the LED string.

HBLED drivers using the MAX16831 achieve efficiencies of over 90% in automotive applications. The MAX16831 also includes a 1.4A source and 2.5A sink gate driver for driving switching MOSFETs in high-power LED driver applications, such as front light assemblies. The dimming control allows for wide PWM dimming at frequencies up to 2kHz. Higher dimming ratios of up to 1000:1 are achievable at lower dimming frequencies.

The MAX16831 is available in a 32-pin thin QFN package with exposed pad and operates over the -40°C to +125°C automotive temperature range.

# **Applications**

Automotive Exterior Lighting:

High-Beam/Low-Beam/Signal Lights

Rear Combination Lights (RCL)

Daytime Running Lights (DRL)

Fog Light and Adaptive Front Light Assemblies

Industrial and Architectural Lighting

**Emergency Lighting** 

Projectors with RGB LED Light Sources

Navigation and Marine Indicators

- Wide Input Range: 6V to 76V With Cold-Start Operation to 5.5V
- ♦ Integrated Differential LED Current-Sense **Amplifier**
- ♦ Floating Dimming Driver Capable of Driving an n-Channel MOSFET
- **♦** 5% LED Current Accuracy
- ♦ 200Hz On-Board Ramp Syncs to External PWM **Dimming Signal**
- ♦ Programmable Switching Frequency (125kHz to 600kHz) and Synchronization
- ♦ Output Overvoltage Load Dump, LED Short, **Overtemperature Protection**
- ♦ Low 107mV LED Current Sense for High Efficiency
- ♦ Enable/Shutdown Input with Shutdown Current Below 45µA

### **Ordering Information**

| PART |              | TEMP RANGE      | PIN-PACKAGE |
|------|--------------|-----------------|-------------|
|      | MAX16831ATJ+ | -40°C to +125°C | 32 TQFN-EP* |

+Denotes a lead(Pb)-free/RoHS-compliant package. \*EP = Exposed pad.

# **Typical Operating Circuits**



Pin Configuration appears at end of data sheet.

#### **ABSOLUTE MAXIMUM RATINGS**

| DRI, REG2, DIM to AGND0.3V to +18V QGND, SGND to AGND0.3V to +0.3V SNS+ to SNS0.3V to +6V CS, FB, COMP, SNS+, SNS-, OV, REF, RTSYNC to AGND0.3V to +6V REG1, CLKOUT to AGND0.3V to +6V CS+ to CS0.3V to +12V HI to LO0.3V to +36V CS+, CS-, DGT, CLMP to LO0.3V to +12V | V <sub>CC</sub> , HI, LO, CLMP to QGND<br>CS+, CS-, DGT, UVEN to QGNDUVEN to QGND<br>UVEN to QGND | 0.3V to +80V<br>0.3V to (V <sub>CC</sub> + 0.3V) |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------------------------------|
| QGND, SGND to AGND0.3V to +0.3V SNS+ to SNS0.3V to +6V CS, FB, COMP, SNS+, SNS-, OV, REF, RTSYNC to AGND0.3V to +6V REG1, CLKOUT to AGND0.3V to +6V CS+ to CS0.3V to +12V HI to LO0.3V to +36V                                                                          |                                                                                                   |                                                  |
| CS, FB, COMP, SNS+, SNS-, OV, REF, RTSYNC to AGND0.3V to +6V REG1, CLKOUT to AGND0.3V to +6V CS+ to CS0.3V to +12V HI to LO0.3V to +36V                                                                                                                                 | QGND, SGND to AGND                                                                                | 0.3V to +0.3V                                    |
| RTSYNC to AGND -0.3V to +6V REG1, CLKOUT to AGND -0.3V to +6V CS+ to CS0.3V to +12V HI to LO -0.3V to +36V                                                                                                                                                              | SNS+ to SNS                                                                                       | 0.3V to +6V                                      |
| REG1, CLKOUT to AGND0.3V to +6V CS+ to CS0.3V to +12V HI to LO0.3V to +36V                                                                                                                                                                                              | CS, FB, COMP, SNS+, SNS-, OV, REF,                                                                |                                                  |
| CS+ to CS0.3V to +12V<br>HI to LO0.3V to +36V                                                                                                                                                                                                                           | RTSYNC to AGND                                                                                    | 0.3V to +6V                                      |
| HI to LO0.3V to +36V                                                                                                                                                                                                                                                    | REG1, CLKOUT to AGND                                                                              | 0.3V to +6V                                      |
|                                                                                                                                                                                                                                                                         |                                                                                                   |                                                  |
| CS+, CS-, DGT, CLMP to LO0.3V to +12V                                                                                                                                                                                                                                   | HI to LO                                                                                          | 0.3V to +36V                                     |
|                                                                                                                                                                                                                                                                         | CS+, CS-, DGT, CLMP to LO                                                                         | 0.3V to +12V                                     |

| CS+, CS-, DGT, CLMP to LO0.3V to (HI + 0.3V)<br>HI to CLMP0.3V to +28V                                     |
|------------------------------------------------------------------------------------------------------------|
| Continuous Power Dissipation* (T <sub>A</sub> = +70°C)<br>32-Pin TQFN (derate 34.5mW/°C above +70°C)2758mW |
| Thermal Resistance*                                                                                        |
| θJA29°C/W                                                                                                  |
| θJC1.7°C/W                                                                                                 |
| Operating Temperature Range40°C to +125°C                                                                  |
| Maximum Junction Temperature+150°C                                                                         |
| Storage Temperature Range60°C to +150°C                                                                    |
| Reflow Temperature+240°C                                                                                   |
| Lead Temperature (soldering, 10s)+300°C                                                                    |
| *As per JEDEC 51 standard, multilayer board (PCB).                                                         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{CC} = V_{UVEN} = 14V, C_{REG1} = 1\mu F, C_{REG2} = 1\mu F, C_{CLMP} = 0.1\mu F, R_T = 25k\Omega, T_A = T_J = -40^{\circ}C$  to  $+125^{\circ}C$ , unless otherwise noted. Typical specifications are at  $T_A = +25^{\circ}C$ .)

| PARAMETER                            | SYMBOL            | CONDITIONS                                                                | MIN   | TYP   | MAX   | UNITS |
|--------------------------------------|-------------------|---------------------------------------------------------------------------|-------|-------|-------|-------|
| Input Voltage Range                  | Vcc               |                                                                           | 5.5   |       | 76.0  | V     |
| Supply Current                       | IQ                | IREG2 = 0A                                                                |       | 2.7   | 4.5   | mA    |
| Shutdown Current                     | ISHDN             | V <sub>UVEN</sub> ≤ 0.8V                                                  |       | 25    | 45    | μΑ    |
| UVEN                                 |                   |                                                                           |       |       |       |       |
| V <sub>CC</sub> UVLO Threshold       | V <sub>CC_R</sub> | V <sub>CC</sub> rising                                                    | 5.5   |       | 6.0   | V     |
| VCC OVEO Tilleshold                  | V <sub>CC_F</sub> | V <sub>CC</sub> falling                                                   | 5.0   |       | 5.5   | V     |
| V <sub>CC</sub> Threshold Hysteresis | VCC_HYS           |                                                                           |       | 0.4   |       | V     |
| UVEN Threshold                       | V <sub>UVR</sub>  | V <sub>UVEN</sub> rising                                                  | 1.100 | 1.244 | 1.360 | V     |
| OVEN THESHOLD                        | VuvF              | V <sub>UVEN</sub> falling                                                 | 1.000 | 1.145 | 1.260 | V     |
| UVEN Input Current                   | luven             | V <sub>UVEN</sub> = 0V and V <sub>UVEN</sub> = 76V, V <sub>CC</sub> = 77V | -0.2  |       | +0.2  | μΑ    |
| REGULATORS                           | •                 |                                                                           | •     |       |       |       |
| DEGLE III OII I                      | \/                | $0 \le I_{REG1} \le 2mA, 7.5V \le V_{CC} \le 76V$                         | 4.75  | 5.00  | 5.25  | V     |
| REG1 Regulator Output                | VREG1             | I <sub>REG1</sub> = 2mA, V <sub>CC</sub> = 5.7V                           | 4.00  | 4.50  | 5.25  |       |
| REG1 Dropout Voltage                 |                   | I <sub>REG1</sub> = 2mA (Note 1)                                          |       | 0.5   | 1.0   | V     |
| REG1 Load Regulation                 | ΔV/ΔΙ             | V <sub>CC</sub> = 7.5V, 0 ≤ I <sub>REG1</sub> ≤ 2mA                       |       |       | 25    | Ω     |
| DEC2 Decyloter Output                | VREG2             | 7.5V ≤ V <sub>CC</sub> ≤ 76V, I <sub>REG2</sub> = 1mA                     | 6.65  | 7.00  | 7.35  | V     |
| REG2 Regulator Output                |                   | V <sub>CC</sub> = 5.7V, 0 ≤ I <sub>REG2</sub> ≤ 20mA                      | 4.5   | 5.0   |       | V     |
| REG2 Dropout Voltage                 |                   | I <sub>REG2</sub> = 20mA (Note 1)                                         |       | 0.5   |       | V     |
| REG2 Load Regulation                 | ΔV/ΔΙ             | V <sub>CC</sub> = 7.5V, 0 ≤ I <sub>REG2</sub> ≤ 20mA                      |       |       | 25    | Ω     |
| HIGH-SIDE REGULATOR (CLMP            | ) (All Voltage    | s Referred to LO) (Note 2)                                                |       |       |       |       |
| CLMP UVLO Threshold                  | VCLMPTH           | V <sub>CLMP</sub> rising                                                  | 2.0   | 2.5   | 3.0   | V     |
| CLMP UVLO Threshold<br>Hysteresis    | VCLMPHYS          |                                                                           |       | 0.22  |       | V     |

### **ELECTRICAL CHARACTERISTICS (continued)**

(V<sub>CC</sub> = V<sub>UVEN</sub> = 14V, C<sub>REG1</sub> = 1μF, C<sub>REG2</sub> = 1μF, C<sub>CLMP</sub> = 0.1μF, R<sub>T</sub> = 25k $\Omega$ , T<sub>A</sub> = T<sub>J</sub> = -40°C to +125°C, unless otherwise noted. Typical specifications are at T<sub>A</sub> = +25°C.)

| PARAMETER                                                                       | SYMBOL                                 | CONDITIONS                                                                    | MIN  | TYP                 | MAX  | UNITS |
|---------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------|------|---------------------|------|-------|
|                                                                                 |                                        | 8.7V ≤ (V <sub>HI</sub> - V <sub>LO</sub> ) ≤ 36V, I <sub>CLMP</sub> = 1mA    | 5.5  | 8.0                 | 10.0 |       |
| CLMP Regulator Output Voltage                                                   | VCLMP                                  | 5.0V ≤ (V <sub>HI</sub> - V <sub>LO</sub> ) ≤ 8.7V, I <sub>CLMP</sub> = 250μA |      | (VHI - VLC<br>- 0.7 | ))   | V     |
| CURRENT-SENSE AMPLIFIER (                                                       | CSA)                                   |                                                                               |      |                     |      |       |
| Differential Input Voltage Range                                                | V <sub>CS+</sub> -<br>V <sub>CS-</sub> |                                                                               | 0    |                     | 0.3  | V     |
| Common-Mode Range                                                               |                                        |                                                                               | 0    |                     | Vcc  | V     |
| CS+ Input Bias Current                                                          | I <sub>CS+</sub>                       | V <sub>CS+</sub> - V <sub>CS-</sub> = 0.3V                                    | -250 |                     | +250 | μΑ    |
| CS- Input Bias Current                                                          | ICS-                                   | V <sub>CS+</sub> - V <sub>CS-</sub> = 0.3V                                    |      |                     | 400  | μΑ    |
| Unity-Gain Bandwidth                                                            |                                        | From (CS+ - CS-) to CS                                                        |      | 1.0                 |      | MHz   |
| REF OUTPUT BUFFER                                                               | •                                      |                                                                               | •    |                     |      |       |
| REF Output Voltage                                                              | V <sub>REF</sub>                       | -100μA ≤ I <sub>REF</sub> ≤ +100μA                                            | 2.85 | 3.00                | 3.15 | V     |
| DIM DRIVER                                                                      |                                        |                                                                               | •    |                     |      |       |
| Course Comment                                                                  |                                        | $V_{CLMP} - V_{LO} = 4V$                                                      | 5    | 20                  |      | ^     |
| Source Current                                                                  |                                        | V <sub>CLMP</sub> - V <sub>LO</sub> = 8V                                      | 30   | 67                  |      | mA    |
| 0: 1 0                                                                          |                                        | V <sub>CLMP</sub> - V <sub>LO</sub> = 4V                                      | 10   | 22                  |      |       |
| Sink Current                                                                    |                                        | V <sub>CLMP</sub> - V <sub>LO</sub> = 8V                                      | 40   | 76                  |      | mA    |
| GATE DRIVER                                                                     | 1                                      |                                                                               |      |                     |      | •     |
| DRI UVLO Threshold                                                              | Vuvlo_th                               | DRI rising                                                                    | 4.0  | 4.2                 | 4.4  | V     |
| DRI UVLO Threshold Hysteresis                                                   | Vuvlo_HYST                             |                                                                               |      | 0.3                 |      | V     |
| Daire and Control of Instruction                                                | Z <sub>OUT_L</sub>                     | V <sub>DRI</sub> = 7.0V, DRV sinking 250mA                                    |      | 2.8                 | 4    | 0     |
| Driver Output Impedance                                                         | Z <sub>OUT_H</sub>                     | V <sub>DRI</sub> = 7.0V, DRV sourcing 250mA                                   |      | 5.0                 | 8    | Ω     |
| Peak Sink Current                                                               | Isk                                    | V <sub>DRI</sub> = 7.0V                                                       |      | 2.5                 |      | А     |
| Peak Source Current                                                             | I <sub>SR</sub>                        | V <sub>DRI</sub> = 7.0V                                                       |      | 1.4                 |      | А     |
| PWM, ILIM, AND HICCUP COMP                                                      | ARATOR                                 |                                                                               | •    |                     |      |       |
| PWM Comparator Offset Voltage                                                   |                                        | VCOMP - (VSNS+ - VSNS-)                                                       |      | 0.7                 |      | V     |
| Peak Current-Limit Comparator<br>Trip Threshold                                 |                                        |                                                                               | 160  | 200                 | 240  | mV    |
| Peak Current-Limit Comparator<br>Propagation Delay (Excluding<br>Blanking Time) |                                        | 50mV overdrive                                                                |      | 40                  |      | ns    |
| HICCUP Comparator Trip<br>Threshold                                             |                                        |                                                                               | 235  | 300                 | 385  | mV    |
| SNS+ Input Bias Current                                                         |                                        | V <sub>SNS+</sub> = 0V, V <sub>SNS-</sub> = 0V                                | -100 | -65                 |      | μΑ    |
| SNS- Input Bias Current                                                         |                                        | V <sub>SNS+</sub> = 0V, V <sub>SNS-</sub> = 0V                                | -100 | -65                 |      | μΑ    |
| Blanking Time                                                                   | t <sub>BLNK</sub>                      |                                                                               |      | 40                  |      | ns    |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC}=V_{UVEN}=14V,~C_{REG1}=1\mu F,~C_{REG2}=1\mu F,~C_{CLMP}=0.1\mu F,~R_{T}=25k\Omega,~T_{A}=T_{J}=-40^{\circ}C~to~+125^{\circ}C,~unless~otherwise~noted.$  Typical specifications are at  $T_{A}=+25^{\circ}C.)$ 

| PARAMETER                                    | SYMBOL               | CONDITIONS                                                     | MIN  | TYP   | MAX  | UNITS |
|----------------------------------------------|----------------------|----------------------------------------------------------------|------|-------|------|-------|
| ERROR AMPLIFIER                              |                      |                                                                |      |       |      |       |
| FB Input Bias Current                        |                      |                                                                | -100 |       | +100 | nA    |
| EAMP Output Sink Current                     |                      | V <sub>FB</sub> = 1.735V, V <sub>COMP</sub> = 1V               | 3    | 7     |      | mA    |
| EAMP Output Source Current                   |                      | V <sub>FB</sub> = 0.735V, V <sub>COMP</sub> = 1V               | 2    | 7     |      | mA    |
| EAMP Input Common-Mode<br>Voltage            |                      |                                                                | 0    |       | 3.0  | V     |
| EAMP Output Clamp Voltage                    |                      |                                                                | 1.1  | 1.7   | 2.4  | V     |
| Voltage Gain                                 | Av                   | $R_{COMP} = 100k\Omega$ to AGND                                |      | 80    |      | dB    |
| Unity-Gain Bandwidth                         | GBW                  | $R_{COMP}$ = 100k $\Omega$ to AGND, $C_{COMP}$ = 100pF to AGND |      | 0.5   |      | MHz   |
| OSCILLATOR, OSC SYNC, CLK,                   | AND CLKOU            | iT                                                             |      |       |      |       |
| DTCVNC Fragues and Dange                     | fswmin               |                                                                |      |       | 125  | Id I= |
| RTSYNC Frequency Range                       | fswmax               |                                                                | 500  |       |      | kHz   |
| DTCVNC Oscillator Fragues av                 |                      | $R_T = 25k\Omega$                                              | 475  | 500   | 525  | Id I= |
| RTSYNC Oscillator Frequency                  |                      | $R_T = 100k\Omega$                                             | 106  | 125   | 143  | kHz   |
| RTSYNC High-Level Voltage                    | Vsihl                |                                                                | 2.8  |       |      | V     |
| RTSYNC Low-Level Voltage                     | VSILL                |                                                                |      |       | 0.4  | V     |
| CLKOUT High Level                            |                      | I <sub>SINK</sub> = 0.8mA                                      | 2.8  |       |      | V     |
| CLKOUT Low Level                             |                      | ISOURCE = 1.6mA                                                |      |       | 0.4  | V     |
| CLKOUT Maximum Load<br>Capacitance           | C <sub>CLK_CAP</sub> | fsw = 500kHz                                                   |      |       | 500  | рF    |
| DIM SYNC, DIM RAMP, AND DIM                  | PWM GEN              |                                                                |      |       |      | I     |
| Internal Ramp Frequency                      | framp                |                                                                | 160  | 200   | 240  | Hz    |
| External Sync Frequency Range                | f <sub>DIM</sub>     |                                                                | 80   |       | 2000 | Hz    |
| External Sync Low-Level Voltage              | V <sub>LTH</sub>     |                                                                | 0.4  |       |      | V     |
| External Sync High-Level Voltage             | VHTH                 |                                                                |      |       | 3.2  | V     |
| DIM Comparator Offset                        | V <sub>DIMOS</sub>   |                                                                | 170  | 200   | 300  | mV    |
| DIGITAL SOFT-START                           |                      |                                                                |      |       |      |       |
| Soft-Start Duration                          | tss                  |                                                                |      | 4.0   |      | ms    |
| OVERVOLTAGE COMPARATOR                       | LOAD OVER            | RCURRENT COMPARATOR                                            |      |       |      |       |
| OVP Overvoltage Comparator<br>Threshold      | Vov                  | V <sub>OV</sub> rising                                         | 1.20 | 1.235 | 1.27 | V     |
| OVP Overvoltage Comparator<br>Hysteresis     | V <sub>OV_HYST</sub> |                                                                |      | 63.5  |      | mV    |
| SLOPE COMPENSATION                           | 1                    | 1                                                              |      |       |      | 1     |
| Slope Compensation Peak<br>Voltage Per Cycle |                      | Clock generated by R <sub>T</sub>                              |      | 120   |      | mV    |
| Slope Compensation                           |                      | External clock applied to RTSYNC                               |      | 15    |      | mV/μs |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{CC} = V_{UVEN} = 14V, C_{REG1} = 1\mu F, C_{REG2} = 1\mu F, C_{CLMP} = 0.1\mu F, R_T = 25k\Omega, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical specifications are at  $T_A = +25^{\circ}C$ .)

| **                           | ,                 |                    |     |      |     |       |
|------------------------------|-------------------|--------------------|-----|------|-----|-------|
| PARAMETER                    | SYMBOL            | CONDITIONS         | MIN | TYP  | MAX | UNITS |
| THERMAL SHUTDOWN             |                   |                    |     |      |     |       |
| Thermal Shutdown Temperature | T <sub>SHDN</sub> | Temperature rising |     | +165 |     | °C    |
| Hysteresis                   | $\Delta$ TSHDN    |                    |     | 20   |     | °C    |

**Note 1:** Dropout voltage is defined as the input to output differential voltage at which the regulator output voltage drops 100mV below the nominal output voltage.

Note 2: V<sub>CLMPTH</sub> determines the voltage required to operate the current-sense amplifier. The DIM driver requires 2.5V for (V<sub>CLMP</sub> - V<sub>LO</sub>) to drive the external MOSFET. V<sub>HI</sub> is typically one diode drop above V<sub>CLMP</sub>. A large capacitor connected to V<sub>CLMP</sub> slows the response of the LED current-sense circuitry, resulting in current overshoot. To ensure proper operation, connect a 0.1µF capacitor from CLMP to LO.

## Typical Operating Characteristics

 $(V_{CC} = V_{UVEN} = 14V, C_{REG1} = 1\mu F, C_{REG2} = 10\mu F, C_{CLMP} = 0.1\mu F, R_{T} = 25k\Omega, R_{CS} = 0.1\Omega, T_{A} = +25^{\circ}C, unless otherwise noted.)$ 







### Typical Operating Characteristics (continued)

 $(V_{CC} = V_{UVEN} = 14V, C_{REG1} = 1\mu\text{F}, C_{REG2} = 10\mu\text{F}, C_{CLMP} = 0.1\mu\text{F}, R_{T} = 25k\Omega, R_{CS} = 0.1\Omega, T_{A} = +25^{\circ}\text{C}, unless otherwise noted.)$ 



















## Typical Operating Characteristics (continued)

 $(V_{CC} = V_{UVEN} = 14V, C_{REG1} = 1\mu\text{F}, C_{REG2} = 10\mu\text{F}, C_{CLMP} = 0.1\mu\text{F}, R_T = 25k\Omega, R_{CS} = 0.1\Omega, T_A = +25^{\circ}\text{C}, unless otherwise noted.})$ 















## **Pin Description**

| PIN       | NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                          |
|-----------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 24     | N.C.   | No Connection. Not internally connected.                                                                                                                                                                                                                                                                                                                                          |
| 2         | UVEN   | Undervoltage Lockout (UVLO) Threshold/Enable Input. UVEN is a dual-function adjustable UVLO threshold input with an enable feature. Connect UVEN to $V_{CC}$ through a resistive voltage-divider to program the UVLO threshold. Connect UVEN directly to $V_{CC}$ to use the 6.0V (max) default UVLO threshold. Apply a voltage greater than 1.244V to UVEN to enable the device. |
| 3         | REG1   | 5V Regulator Output. REG1 is an internal low-dropout voltage regulator that generates a 5V (V <sub>CC</sub> > 6V) output voltage and supplies power to internal circuitry. Bypass REG1 to AGND through a 1μF ceramic capacitor.                                                                                                                                                   |
| 4         | AGND   | Analog Ground                                                                                                                                                                                                                                                                                                                                                                     |
| 5         | REF    | Accurate 3V Buffered Reference Output. Connect REF to DIM through a resistive voltage-divider to apply a DC voltage for analog-controlled dimming functionality. Leave REF unconnected if unused.                                                                                                                                                                                 |
| 6         | DIM    | Dimming Control Input. Connect DIM to an external PWM signal for PWM dimming. For analog-controlled dimming, connect DIM to REF through a resistive voltage-divider. The dimming frequency is 200Hz under these conditions. Connect DIM to AGND to turn off the LEDs.                                                                                                             |
| 7         | RTSYNC | SYNC Input/Output. The PWM clock is generated by the RTSYNC oscillator. Connect an external resistor to RTSYNC to select a clock switching frequency from 125kHz to 600kHz or connect RTSYNC to an external clock to synchronize the MAX16831 with a master clock signal.                                                                                                         |
| 8         | CLKOUT | Clock Output. CLKOUT buffers the oscillator/clock. Connect CLKOUT to the SYNC input of another device to operate the MAX16831 in a multichannel configuration. CLKOUT is a logic output.                                                                                                                                                                                          |
| 9, 10, 11 | I.C.   | Internally Connected. Must be connected to AGND.                                                                                                                                                                                                                                                                                                                                  |
| 12        | COMP   | Error-Amplifier Output. Connect the compensation network from COMP to FB for stable closed-loop control. Use low-leakage ceramic capacitors in the feedback network.                                                                                                                                                                                                              |
| 13        | CS     | Current-Sense Amplifier Output. The current-sense amplifier (CSA) senses the differential voltage across the load sense resistor, R <sub>CS</sub> , and generates a voltage, V <sub>CS</sub> , at CS proportional to the LED current. Connect the proper compensation resistor from CS to FB.                                                                                     |
| 14        | FB     | Error-Amplifier Inverting Input                                                                                                                                                                                                                                                                                                                                                   |
| 15        | OV     | Overvoltage Protection Input. Connect OV to HI through a resistive voltage-divider to set the overvoltage limit for the load. When the voltage at OV exceeds the 1.235V (typ) threshold, an overvoltage fault is generated and the switching MOSFET turns off. The MOSFET is turned on again when the voltage at OV drops below 1.17V (typ).                                      |
| 16, 17    | SGND   | Switching Ground. SGND is the ground for non-analog and high-current gate driver circuitry.                                                                                                                                                                                                                                                                                       |
| 18        | DRV    | Gate Driver Output. Connect DRV to the gate of an external n-channel MOSFET for switching.                                                                                                                                                                                                                                                                                        |
| 19        | DRI    | Gate Driver Supply Input. Connect DRI to REG2 to power the primary switching MOSFET driver. Bypass DRI to AGND through a 10µF ceramic capacitor.                                                                                                                                                                                                                                  |
| 20        | SNS+   | Positive Peak Current-Sense Input. Connect SNS+ to the positive side of the switch current-sense resistor, R <sub>SENSE</sub> .                                                                                                                                                                                                                                                   |
| 21        | SNS-   | Negative Peak Current-Sense Input. Connect SNS- to the negative side of the switch current-sense resistor, R <sub>SENSE</sub> .                                                                                                                                                                                                                                                   |
| 22        | QGND   | Analog Ground. Ensure a low-impedance connection between QGND and AGND.                                                                                                                                                                                                                                                                                                           |
| 23        | DGT    | Dimming Gate Driver Output. Connect DGT to the gate of an external n-channel MOSFET for dimming. DGT is powered by the internal regulator, CLMP, and is referenced to LO.                                                                                                                                                                                                         |



### Pin Description (continued)

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 25  | LO   | Low-Voltage Input. LO is the return point for the LED current. When using the MAX16831 in a buck-boost configuration, connect LO to V <sub>CC</sub> . When using the device in a boost configuration only, connect LO to SGND. Connect LO to the junction of the inductor and LED current-sense resistor, R <sub>CS</sub> , when using a buck configuration.                                                                                                     |
| 26  | CS+  | Noninverting Current-Sense Amplifier Input. Connect CS+ to the positive side of an external sense resistor, R <sub>CS</sub> , connected in series with the load (LEDs).                                                                                                                                                                                                                                                                                          |
| 27  | CS-  | Inverting Current-Sense Amplifier Input. Connect CS- to the negative side of an external sense resistor, R <sub>CS</sub> , connected in series with the load (LEDs).                                                                                                                                                                                                                                                                                             |
| 28  | CLMP | Internal CLMP Regulator Output. CLMP supplies an 8V (typ) output when $V_{HI} \ge 9V$ . If $V_{HI}$ is lower than 9V, $V_{CLMP}$ is one diode drop below $V_{HI}$ . The CLMP regulator powers the current-sense amplifier and provides the high reference for the dimming driver. $V_{CLMP}$ must be at least 2.5V higher than $V_{LO}$ to enable the current-sense amplifier and dimming MOSFET driver. Bypass CLMP to LO with a 0.1 $\mu$ F ceramic capacitor. |
| 29  | Н    | High-Voltage Input. HI is referred to LO. HI supplies power to the current-sense amplifier and dimming MOSFET gate driver through the CLMP regulator.                                                                                                                                                                                                                                                                                                            |
| 30  | REG2 | Internal Regulator Output. REG2 is an internal voltage regulator that generates a 7V output and supplies power to internal circuitry. Connect REG2 to DRI to power the switching MOSFET driver during normal operation. Bypass REG2 to AGND with a 10µF ceramic capacitor.                                                                                                                                                                                       |
| 31  | VCC  | Supply Voltage Input                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 32  | I.C. | Internally Connected. This pin is internally pulled to REG1 through a $10k\Omega$ resistor. Leave this pin unconnected or connect it to QGND using a resistor of any value. If it is directly connected to QGND, $400\mu$ A to $600\mu$ A of current will flow out of this pin from $V_{CC}$ . Any resistor between this pin and QGND will reduce the current accordingly.                                                                                       |
| _   | EP   | Exposed Pad. Connect EP to AGND. EP also functions as a heatsink to maximize thermal dissipation. Do not use as a ground connection.                                                                                                                                                                                                                                                                                                                             |

## **Detailed Description**

The MAX16831 is a current-mode PWM LED driver used for driving HBLEDs. By using two current regulation loops, 5% output current accuracy is achieved. One current regulation loop controls the external switching MOSFET peak current through a sense resistor, RSENSE, from SNS+ to SNS-, while the other current regulation loop controls the average LED string current through the sense resistor RCS in series with the LEDs. The wide operating supply range of (6.0V/5.5V ON/OFF) up to 76V makes the MAX16831 ideal in automotive applications.

The MAX16831 features a programmable undervoltage lockout (UVEN) that ensures predictable operation during brownout conditions. The input UVEN circuit monitors the supply voltage,  $V_{CC}$ , and turns the driver off when  $V_{CC}$  drops below the UVLO threshold. Connect UVEN to  $V_{CC}$  to use the 5.7V (typ) default UVLO threshold. The

MAX16831 includes a cycle-by-cycle current limit that turns off the gate drive to the external switching MOS-FET (Qs) during an overcurrent condition. The MAX16831 features a programmable oscillator that simplifies and optimizes the design of external magnetics.

The MAX16831 includes three internal voltage regulators, REG1, REG2, and CLMP, and a 3V buffered reference output, REF. Connect REG2 to the driver supply, DRI, to power the switching MOSFET driver.

The MAX16831 is capable of synchronizing with an external clock or operating in stand-alone mode. A single resistor, R<sub>T</sub>, can be used to adjust the switching frequency from 125kHz to 600kHz for stand-alone operation. To synchronize the device with an external clock, apply a clock signal directly to the RTSYNC input. A buffered clock output, CLKOUT, is available to configure the MAX16831 in multichannel applications.

The MAX16831 features a differential high-side level shifter to drive an external n-channel MOSFET for dimming. Wide contrast "pulsed" dimming (1000:1) is possible by applying either a low-frequency PWM input signal or a DC voltage to the dimming input (DIM).

Protection features include peak current limiting, HICCUP mode current limiting, output overvoltage protection, short-circuit protection, and thermal shutdown. The HICCUP current-limit circuitry reduces the power delivered to the load during severe fault conditions. Nonlatching overvoltage protection limits the voltage on the external switching MOSFET (Qs) under open-circuit conditions in the LED string. During continuous operation at high input voltages, the power dissipation of the MAX16831 could exceed the maximum rating and an internal thermal shutdown circuitry safely turns off the MAX16831 when the device junction temperature exceeds +165°C. When the junction temperature drops below the hysteresis temperature, the MAX16831 automatically re-initiates startup.

#### **Undervoltage Lockout/Enable**

The MAX16831 features a dual-purpose adjustable UVLO input and enable function. Connect UVEN to V<sub>CC</sub> through a resistive voltage-divider to set the undervoltage lockout (UVLO) threshold. The MAX16831 is enabled when the UVEN exceeds the 1.244V (typ) threshold. Drive UVEN to ground to disable the output.

#### **Setting the UVLO Threshold**

The MAX16831 features a programmable UVLO threshold. Connect UVEN directly to V<sub>CC</sub> to select the default 6.0V (max) UVLO threshold. Connect UVEN to V<sub>CC</sub> through a resistive voltage-divider to select a UVLO threshold (Figure 1). Calculate resistor values as follows:

$$R_{UV1} = R_{UV2} \times \left( \frac{V_{UVEN}}{V_{UVLO} - V_{UVEN}} \right)$$

where R<sub>UV1</sub> + R<sub>UV2</sub>  $\leq$  270k $\Omega$ , V<sub>UVEN</sub> is the 1.244V (typ) threshold voltage, and V<sub>UVLO</sub> is the desired UVLO threshold in volts at V<sub>CC</sub> (Figure 1).

The capacitor,  $C_{UVEN}$ , is required to prevent chattering at the UVLO threshold due to line impedance drops during power-up and dimming. If the undervoltage setting is very close to the required minimum operating voltage, then there can be jumps in the voltage at  $V_{CC}$  during dimming, which may cause the MAX16831 to turn on and off when the dimming signal transitions from low to high. The capacitor,  $C_{UVEN}$ , should be



Figure 1. Setting the UVLO Threshold

large enough to limit the ripple on UVEN to less than the 100mV (min) UVEN hysteresis so that the device does not turn off under these circumstances.

#### Soft-Start

The MAX16831 includes a factory-set 4ms (typ) soft-start delay that allows the load current to ramp up in a controlled manner, minimizing output overshoot. Soft-start begins once the device is enabled and  $V_{\rm CC}$  exceeds the UVLO threshold. Soft-start circuitry slowly increases the internal soft-start voltage,  $V_{\rm SS}$ , resulting in a controlled rise of the load current. Signals applied to DIM are ignored until the soft-start duration is complete and a successive delay of 200µs has elapsed.

#### **Internal Regulators**

The MAX16831 includes a fixed 5V voltage regulator REG1, a 7V voltage regulator REG2, and an internal 8V regulator CLMP. REG1 and REG2 power up when V<sub>CC</sub> exceeds the UVLO threshold. REG1 supplies power to internal circuitry and remains on during PWM dimming. It is capable of driving external loads up to 2mA.

REG2 is capable of delivering up to 20mA of current. Connect REG2 to DRI to generate the supply voltage for the primary switching MOSFET driver, DRV.

CLMP is powered by HI and supplies power to the current-sense amplifier (CSA). CSA is enabled when VCLMP goes 2.5V above VLO and is disabled when (VCLMP - VLO) falls below 2.28V. The CLMP regulator also provides power to the dimming MOSFET control circuitry. CLMP is the output of the CLMP regulator. Do not use CLMP to power external circuitry. Bypass CLMP to LO with a 0.1µF ceramic capacitor. A larger capacitor will result in overshoots of the load current.

#### Reference Voltage Output

The MAX16831 includes a 5% accurate 3V (typ) buffered reference output, REF. REF is a push-pull output capable of sourcing/sinking 100µA of current and can drive a maximum load capacitance of 100pF. Connect REF to DIM through a resistive voltage-divider to supply an analog signal for dimming. See the *Dimming Input (DIM)* section.

#### **Dimming MOSFET Driver (DDR)**

The MAX16831 requires an external n-channel MOSFET for PWM dimming. Connect the MOSFET to the output of the DDR dimming driver, DGT, for normal operation. VDGT swings between VLO and VCLMP. The DDR dimming driver is capable of sinking or sourcing up to 20mA of current. The average current required to drive the dimming MOSFET (IDRIVE\_DIM) depends on the MOSFET's total gate charge (QG\_DIM) and the dimming frequency of the converter, fDIM. Use the following equation to calculate the average gate drive current for the n-channel dimming FET.

IDRIVE\_DIM = QG\_DIM x fDIM

#### n-Channel MOSFET Switch Driver (DRV)

The MAX16831 drives an external n-channel MOSFET. Use an external supply or connect REG2 to DRI to power the MOSFET driver. The driver output, VDRV, swings between ground and VDRI. Ensure that VDRI remains below the absolute maximum VGS rating of the external MOSFET. DRV is capable of sinking 2.5A or sourcing 1.4A of peak current, allowing the MAX16831 to switch MOSFETs in high-power applications. The average current sourced to drive the external MOSFET depends on the total gate charge (QG) and operating frequency of the converter, fSW. The power dissipation in the MAX16831 is a function of the average output drive current (IDRIVE). Use the following equations to calculate the power dissipation in the gate driver section of the MAX16831 due to IDRIVE:

$$IDRIVE = QG \times fSW$$
 $PD = (IDRIVE + ICC) \times VDRI$ 

where  $V_{DRI}$  is the supply voltage to the gate driver and ICC is the operating supply current. IDRIVE should not exceed 20mA.

#### **Dimming Input (DIM)**

The dimming input, DIM, functions with either analog or PWM control signals. Once the internal pulse detector detects three successive edges of a PWM signal with a frequency between 80Hz and 2kHz, the MAX16831 synchronizes to the external signal and pulse-width-modulates the LED current at the external DIM input frequency with the same duty cycle as the DIM input. If an analog



Figure 2. Creating a DIM Input Signal from REF

control signal is applied to DIM, the MAX16831 compares the DC input to an internally generated 200Hz ramp to pulse-width-modulate the LED current ( $f_{DIM} = 200$ Hz). The output current duty cycle is linearly adjustable from 0 to 100% (0.2V <  $V_{DIM} < 2.8$ V).

Use the following formula to calculate the voltage,  $V_{\text{DIM}}$ , necessary for a given output-current duty cycle, D:

$$V_{DIM} = (D \times 2.6) + 0.2V$$

where V<sub>DIM</sub> is the voltage applied to DIM in volts.

Connect DIM to REF through a resistive voltage-divider to apply a DC DIM control signal (Figure 2). Use the required dimming input voltage,  $V_{\text{DIM}}$ , calculated above and select appropriate resistor values using the following equation:

$$R_4 = R_3 \times V_{DIM} / (V_{REF} - V_{DIM})$$

where  $V_{REF}$  is the 3V reference output voltage and  $30k\Omega \le R_3 + R_4 \le 150k\Omega$ .

For proper operation at startup or after toggling ENABLE, the controller needs three clock edges or an analog voltage greater than 0.3V on the DIM input.

#### Oscillator, Clock, and Synchronization

The MAX16831 is capable of stand-alone operation or synchronizing to an external clock, and driving external devices in SYNC mode. For stand-alone operation, program the switching frequency by connecting a single external resistor, R<sub>T</sub>, between RTSYNC and ground. Select the switching frequency, fsw, from 125kHz to 600kHz and calculate R<sub>T</sub> using the following formula:

$$R_{T} = \frac{500 \text{kHz}}{f_{SW}} \times 25 \text{k}\Omega$$

where the switching frequency is in kHz and RT is in k $\Omega$ .

The MAX16831 is also capable of synchronizing to an external clock signal ranging from 125kHz to 600kHz.

Connect the clock signal to the RTSYNC input. The MAX16831 synchronizes to the external clock signal after the detection of five successive clock edges at RTSYNC.

A buffered clock output, CLKOUT, is capable of driving the RTSYNC input of an external PWM controller for multichannel applications. CLKOUT is capable of driving capacitive loads up to 500pF.

#### **Multichannel Configuration**

The MAX16831 is capable of multichannel operation. Connect CLKOUT to the SYNC input of an external device to use the MAX16831 as a master clock signal. Connect an external clock signal to RTSYNC to configure the MAX16831 as a slave. To setup two or more MAX16831 devices in a daisy-chain/peer-to-peer configuration, drive the RTSYNC input of one MAX16831 with the CLKOUT buffer of another (Figure 3).

#### **ILIM and HICCUP Comparator**

RSENSE sets the peak current through the inductor for switching. The differential voltage across RSENSE is compared to the 200mV voltage trip limit of the current-limit comparator, ILIM. Set the current limit 20% higher than the peak switch current at the rated output power and minimum voltage. Use the following equation to calculate RSENSE:

#### RSENSE = VSENSE / (1.2 x IPEAK)

where V<sub>SENSE</sub> is the 200mV differential voltage between SNS+ and SNS- and I<sub>PEAK</sub> is the peak inductor current at full load and minimum input voltage.

When the voltage drop across RSENSE exceeds the ILIM threshold, the MOSFET driver (DRV) terminates the on-cycle and turns the switch off, reducing the current through the inductor. The FET is turned back on at the beginning of the next switching cycle.

When the voltage across RSENSE exceeds the 300mV (typ) HICCUP threshold, the HIC comparator terminates the on-cycle of the device, turning the switching MOSFET off. Following a startup delay of 4ms (typ), the MAX16831 re-initiates soft-start. The device will continue to operate in HICCUP mode until the overcurrent condition is removed.

A built-in 40ns leading-edge blanking circuit of the current-sense signal prevents these comparators from prematurely terminating the on-cycle of the external switching MOSFET (Qs). In some cases, this blanking time may not be adequate and an additional RC filter may be required to prevent spurious turn-off.



Figure 3. Master-Slave/Peer-Peer Clock Configuration

#### **Load Current Sense**

The load-sense resistor,  $R_{CS}$ , monitors the current through the LEDs. The internal floating current-sense amplifier, CSA, measures the differential voltage across  $R_{CS}$ , and generates a voltage proportional to the LED current through  $R_{CS}$  at CS. This voltage on CS is referred to AGND. The closed loop regulates the LED current to a value,  $I_{LED}$ , given by the following equation:

 $I_{LED} = 0.107 V / R_{CS}$ 

#### **Slope Compensation**

The MAX16831 uses an internal ramp generator for slope compensation. The internal ramp signal is reset to zero at the beginning of each cycle and has a peak-to-peak voltage of 120mV per switching cycle. Use an external resistor, R<sub>T</sub>, to set the switching frequency, fsw, and calculate the slope of the compensating ramp, mslope, using the following equation:

$$m_{SIOPF} = 120 \times f_{SW} [mV/s]$$

where fsw is the switching frequency in Hz. When the MAX16831 is synchronized to an external clock, the slope compensation ramp has a slope of 15mV/µs.

#### Internal Voltage-Error Amplifier (EAMP)

The MAX16831 includes a built-in voltage amplifier, with tri-state output, which can be used to close the feedback loop. The buffered output current-sense signal appears at CS, which is connected to the inverting input, FB, of the error amplifier through resistor R<sub>1</sub>. The noninverting input is connected to an internally trimmed current reference.

The output of the error amplifier is controlled by the signal applied to DIM. When DIM is high, the output of the amplifier is connected to COMP. The amplifier output is open when DIM is low. This enables the integrating

capacitor to hold the charge when the DIM signal has turned off the gate drive. When DIM is high again, the voltage on the compensation capacitors, C1 and C2, will force the converter into steady-state instantaneously.

#### **PWM Dimming**

PWM dimming is achieved by driving DIM with either a PWM signal or a DC signal. The PWM signal is internally connected to the error amplifier, the dimming MOSFET gate driver, and the switching MOSFET gate driver. When the DIM signal is high, the dimming MOSFET and the switching MOSFET drivers are enabled and the output of the voltage-error amplifier is connected to the external compensation network. Also, the buffered current-sense signal is connected to CS. Preventing discharge of the compensation capacitor when the DIM signal is low will allow the control loop to return the LED current to its original value almost instantaneously.

When the DIM signal goes low, the output of the error amplifier is disconnected from the compensation network and the voltage of compensation capacitors, C1 and C2 is preserved. Choose low-leakage capacitors for C1 and C2. The drivers for the external dimming and switching MOSFETs are disabled, and the converter stops switching. The inductor energy is now transferred to the output capacitors.

When the DIM signal goes high and the gate drivers are enabled, the additional voltage on the output capacitor may cause a current spike on the LED string. A larger output capacitor will result in a smaller current spike. The MAX16831 thus achieves fast PWM dimming response.

#### **Fault Protection**

The MAX16831 features built-in overvoltage protection, overcurrent protection, HICCUP mode current-limit protection, and thermal shutdown. Overvoltage protection is achieved by connecting OV to HI through a resistive voltage-divider. HICCUP mode limits the power dissipation in the external MOSFETs during severe fault conditions. Internal thermal shutdown protection safely turns off the converter when the junction temperature exceeds +165°C.

### Overvoltage Protection

The overvoltage protection (OVP) comparator compares the voltage at OV with a 1.235V (typ) internal reference. When the voltage at OV exceeds the internal reference, the OVP comparator terminates PWM switching and no further energy is transferred to the



Figure 4. Setting the Overvoltage Threshold

load. The MAX16831 re-initiates soft-start once the overvoltage condition is removed. Connect OV to HI through a resistive voltage-divider to set the overvoltage threshold at the output.

#### Setting the Overvoltage Threshold

Connect OV to HI or to the high-side of the LEDs through a resistive voltage-divider to set the overvoltage threshold at the output (Figure 4). The overvoltage protection (OVP) comparator compares the voltage at OV with a 1.235V (typ) internal reference. Use the following equation to calculate resistor values:

$$R_{OV1} = R_{OV2} \times \left(\frac{V_{OV\_LIM} - V_{OV}}{V_{OV}}\right)$$

where  $V_{OV}$  is the 1.235V OV threshold. Choose  $R_{OV1}$  and  $R_{OV2}$  to be reasonably high-value resistors to prevent discharge of filter capacitors. This will prevent unnecessary undervoltage and overvoltage conditions during dimming.

#### Load-Dump Protection

The MAX16831 features load-dump protection up to 80V. LED drivers using the MAX16831 can sustain single fault load dump events. Repeated load dump events within very short time intervals can cause damage to the dimming MOSFET due to excess power dissipation.

#### Thermal Shutdown

The MAX16831 contains an internal temperature sensor that turns off all outputs when the die temperature exceeds +165°C. Outputs are enabled again when the die temperature drops below +145°C.

### **Applications Information**

#### **Inductor Selection**

The minimum required inductance is a function of operating frequency, input-to-output voltage differential, and the peak-to-peak inductor current ( $\Delta I_{\perp}$ ). Higher  $\Delta I_{\perp}$ allows for a lower inductor value while a lower  $\Delta I_{\perp}$ requires a higher inductor value. A lower inductor value minimizes size and cost, improves large-signal transient response but reduces efficiency due to higher peak currents and higher peak-to-peak output ripple voltage for the same output capacitance. On the other hand, higher inductance increases efficiency by reducing the ripple current, ΔI<sub>L</sub>. However, resistive losses due to extra turns can exceed the benefit gained from lower ripple current levels, especially when the inductance is increased without also allowing for larger inductor dimensions. A good compromise is to choose ΔIL equal to 30% of the full load current. The inductor saturating current is also important to avoid runaway current during the output overload and continuous short circuit. Select the ISAT to be higher than the maximum peak current limit.

Buck configuration: In a buck configuration, the average inductor current does not vary with the input. The worst-case peak current occurs at a high input voltage. In this case, the inductance L for continuous conduction mode is given by:

$$L = \frac{V_{OUT} \times (V_{INMAX} - V_{OUT})}{V_{INMAX} \times f_{SW} \times \Delta I_{L}}$$

where  $V_{INMAX}$  is the maximum input voltage, fsw is the switching frequency, and  $V_{OUT}$  is the output voltage.

Boost configuration: In the boost converter, the average inductor current varies with line and the maximum average current occurs at low line. For the boost converter, the average inductor current is equal to the input current. In this case, the inductance L is calculated as:

$$L = \frac{V_{INMIN} \times (V_{OUT} - V_{INMIN})}{V_{OUT} \times f_{SW} \times \Delta I_{L}}$$

where V<sub>INMIN</sub> is the minimum input voltage, V<sub>OUT</sub> is the output voltage, and f<sub>SW</sub> is the switching frequency.

Buck-boost configuration: In a buck-boost converter, the average inductor current is equal to the sum of the input current and the load current. In this case, the inductance L is:

$$L = \frac{V_{OUT} \times V_{INMIN}}{(V_{OUT} + V_{INMIN}) \times f_{SW} \times \Delta I_{I}}$$

where V<sub>INMIN</sub> is the minimum input voltage, V<sub>OUT</sub> is the output voltage, and f<sub>SW</sub> is the switching frequency.

#### **Output Capacitor**

The function of the output capacitor is to reduce the output ripple to acceptable levels. The ESR, ESL, and the bulk capacitance of the output capacitor contribute to the output ripple. In most of the applications, the output ESR and ESL effects can be dramatically reduced by using low-ESR ceramic capacitors. To reduce the ESL effects, connect multiple ceramic capacitors in parallel to achieve the required bulk capacitance.

In a buck configuration, the output capacitance,  $C_{\text{F}}$ , is calculated using the following equation:

$$C_F \ge \frac{(V_{INMAX} - V_{OUT}) \times V_{OUT}}{\Delta V_R \times 2 \times L \times V_{INMAX} \times f_{SW}^2}$$

where  $\Delta V_R$  is the maximum allowable output ripple.

In a boost configuration, the output capacitance, C<sub>F</sub>, is calculated as:

$$C_F \ge \frac{(V_{OUT} - V_{INMIN}) \times 2 \times I_{OUT}}{\Delta V_B \times V_{OUT} \times f_{SW}}$$

where IOUT is the output current.

In a buck-boost configuration, the output capacitance, C<sub>F</sub>, is calculated as:

$$C_F \ge \frac{2 \times V_{OUT} \times I_{OUT}}{\Delta V_R \times (V_{OUT} + V_{INMIN}) \times f_{SW}}$$

where V<sub>OUT</sub> is the voltage across the load and I<sub>OUT</sub> is the output current. Connect the output capacitor(s) from the output to ground in a buck-boost configuration (not across the load as for other configurations).

#### **Input Capacitor**

A capacitor connected between the input line and ground must be used when configuring the MAX16831 as a buck converter. Use a low-ESR input capacitor that can handle the maximum input RMS ripple current. Calculate the maximum allowable RMS ripple using the following equation:

$$I_{IN(RMS)} = \frac{I_{OUT} \times \sqrt{V_{OUT} \times (V_{INMIN} - V_{OUT})}}{V_{INMIN}}$$

In most of the cases, an additional electrolytic capacitor should be added to prevent input oscillations due to line impedances.

When using the MAX16831 in a boost or buck-boost configuration, the input RMS current is low and the input capacitance can be small.

# Operating the MAX16831 Without the Dimming Switch

The MAX16831 can also be used in the absence of the dimming MOSFET. In this case, the PWM dimming performance is compromised but in applications that do not require dimming, the MAX16831 can still be used. A short circuit across the load will cause the MAX16831 to disable the gate drivers and they will remain off until the input power is recycled.

#### **Switching Power MOSFET Losses**

When selecting MOSFETs for switching, consider the total gate charge, power dissipation, the maximum drain-to-source voltage, and package thermal impedance. The product of the MOSFET gate charge and RDS(ON) is a figure of merit, with a lower number signifying better performance. Select MOSFETs optimized for high-frequency switching applications.

MOSFET losses may be broken into three categories: conduction loss, gate drive loss, and switching loss. The following simplified power loss equation is true for all the different configurations.

PLOSS = PCONDUCTION + PGATEDRIVE + PSWITCH

#### **Layout Recommendations**

Typically, there are two sources of noise emission in a switching power supply: high di/dt loops and high dv/dt surfaces. For example, traces that carry the drain current often form high di/dt loops. Similarly, the heatsink of the MOSFET connected to the device drain presents a high dv/dt source; therefore, minimize the surface area of the heatsink as much as possible. Keep all PCB traces carrying switching currents as short as possible to minimize current loops. Use ground planes for best results.

Careful PCB layout is critical to achieve low switching losses and clean, stable operation. Use a multilayer board whenever possible for better noise performance and power dissipation. Follow these guidelines for good PCB layout:

 Use a large copper plane under the MAX16831 package. Ensure that all heat-dissipating components have adequate cooling. Connect the exposed pad of the device to the ground plane.

- Isolate the power components and high-current paths from sensitive analog circuitry.
- Keep the high-current paths short, especially at the ground terminals. This practice is essential for stable, jitter-free operation. Keep switching loops short.
- Connect AGND, SGND, and QGND to a ground plane. Ensure a low-impedance connection between all ground points.
- Keep the power traces and load connections short.
   This practice is essential for high efficiency. Use thick copper PCBs (2oz vs. 1oz) to enhance full-load efficiency.
- Ensure that the feedback connection to FB is short and direct.
- Route high-speed switching nodes away from the sensitive analog areas.
- To prevent discharge of the compensation capacitors, C1 and C2, during the off-time of the dimming cycle, ensure that the PCB area close to these components has extremely low leakage. Discharge of these capacitors due to leakage may result in degraded dimming performance.

### Pin Configuration



## Functional Diagram



Typical Operating Circuits (continued)



### **Typical Operating Circuits (continued)**



## **Chip Information**

## \_\_\_\_Package Information

PROCESS: BICMOS

For the latest package outline information and land patterns, go to <a href="www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO.   |
|--------------|--------------|----------------|
| 32 TQFN-EP   | T3255M+4     | <u>21-0140</u> |

## **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                           | PAGES<br>CHANGED |
|--------------------|------------------|-------------------------------------------------------|------------------|
| 0                  | 4/07             | Initial release                                       | _                |
| 1                  | 4/09             | Updated Pin Description and Input Capacitor sections. | 9, 14            |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.