- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -40°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree<sup>†</sup>
- Synchronous or Asynchronous Preset
- Cascadable in Synchronous or Ripple Mode
- Fanout (Over Temperature Range)
  - Standard Outputs ... 10 LSTTL Loads
  - Bus Driver Outputs ... 15 LSTTL Loads
- † Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- V<sub>CC</sub> Voltage = 2 V to 6 V
- High Noise Immunity N<sub>IL</sub> or N<sub>IH</sub> = 30% of V<sub>CC</sub>, V<sub>CC</sub> = 5 V



#### description/ordering information

The CD74HC40103 is manufactured with high-speed silicon-gate technology and consists of an 8-stage synchronous down counter with a single output, which is active when the internal count is zero. The device contains a single 8-bit binary counter. Each device has control inputs for enabling or disabling the clock, for clearing the counter to its maximum count, and for presetting the counter either synchronously or asynchronously. All control inputs and the terminal count (TC) output are active-low logic.

In normal operation, the counter is decremented by one count on each positive transition of the clock (CP) output. Counting is inhibited when the terminal enable ( $\overline{\text{TE}}$ ) input is high.  $\overline{\text{TC}}$  goes low when the count reaches zero, if  $\overline{\text{TE}}$  is low, and remains low for one full clock period.

When the synchronous preset enable  $(\overline{PE})$  input is low, data at the P0–P7 inputs are clocked into the counter on the next positive clock transition, regardless of the state of  $\overline{TE}$ . When the asynchronous preset enable  $(\overline{PL})$  input is low, data at the P0–P7 inputs asynchronously are forced into the counter, regardless of the state of the  $\overline{PE}$ ,  $\overline{TE}$ , or CP inputs. Inputs P0–P7 represent a single 8-bit binary word for the CD74HC40103. When the master reset  $(\overline{MR})$  input is low, the counter asynchronously is cleared to its maximum count of 255<sub>10</sub>, regardless of the state of any other input. The precedence relationship between control inputs is indicated in the truth table.

#### **ORDERING INFORMATION**

| TA             | PACKAGE <sup>‡</sup> |               | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|----------------------|---------------|--------------------------|---------------------|
| -40°C to 125°C | SOIC - M             | Tape and reel | CD74HC40103QM96EP        | HC40103QEP          |

<sup>&</sup>lt;sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## CD74HC40103-EP HIGH-SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTER

SCLS548 - DECEMBER 2003

#### description/ordering information (continued)

If all control inputs except  $\overline{\text{TE}}$  are high at the time of zero count, the counters jump to the maximum count, giving a counting sequence of  $100_{16}$  or  $256_{10}$  clock pulses long.

The CD74HC40103 may be cascaded using the  $\overline{\text{TE}}$  input and the  $\overline{\text{TC}}$  output in either synchronous or ripple mode. These circuits have the low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low-power Schottky TTL circuits and can drive up to ten LSTTL loads.

#### **FUNCTION TABLE**†

|    | CONTRO | L INPUTS |    | DDEOET MODE  | ACTION                                   |
|----|--------|----------|----|--------------|------------------------------------------|
| MR | PL     | PE       | TE | PRESET MODE  | ACTION                                   |
| Н  | Н      | Н        | Н  |              | Inhibit counter                          |
| Н  | Н      | Н        | L  | Synchronous  | Count down                               |
| Н  | Н      | L        | Х  |              | Preset on next positive clock transition |
| Н  | L      | Х        | Х  | Agunghrangua | Preset asynchronously                    |
| L  | Х      | Х        | Х  | Asynchronous | Clear to maximum count                   |

†See Figure 2 for timing diagram.

NOTE: H = high voltage level, L = low voltage level, X = don't care

Clock connected to clock input

Synchronous operation: changes occur on negative-to-positive clock transitions.

Load inputs: MSB = P7, LSB = P0

#### logic diagram (positive logic)



### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> (see Note 1)                                                   | -0.5 V to 7 V |
|------------------------------------------------------------------------------------------------------|---------------|
| Input clamp current, $I_{IK}$ ( $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$ )            | ±20 mA        |
| Output clamp current, $I_{OK}$ ( $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ )           | ±20 mA        |
| Source or sink current per output pin, $I_O (V_O > -0.5 \text{ V or } V_O < V_{CC} + 0.5 \text{ V})$ | ±25 mA        |
| Continuous current through V <sub>CC</sub> or GND                                                    | ±50 mA        |
| Package thermal impedance, θ <sub>JA</sub> (see Note 2)                                              | 73°C/W        |
| Maximum junction temperature, T <sub>J</sub>                                                         | 150°C         |
| Lead temperature (during soldering):                                                                 |               |
| At distance $1/16 \pm 1/32$ inch $(1,59 \pm 0,79$ mm) from case for 10 s max                         | 300°C         |
| Storage temperature range, T <sub>stq</sub> –65                                                      | 5°C to 150°C  |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### recommended operating conditions (see Note 3)

|                 |                                       |                         | MIN  | MAX  | UNIT |
|-----------------|---------------------------------------|-------------------------|------|------|------|
| VCC             | Supply voltage                        |                         | 2    | 6    | V    |
|                 |                                       | V <sub>CC</sub> = 2 V   | 1.5  |      |      |
| ٧ıн             | High-level input voltage              | V <sub>CC</sub> = 4.5 V | 3.15 |      | V    |
|                 |                                       | V <sub>CC</sub> = 6 V   | 4.2  |      |      |
|                 |                                       | V <sub>CC</sub> = 2 V   |      | 0.5  |      |
| ۷ <sub>IL</sub> | Low-level input voltage               | V <sub>CC</sub> = 4.5 V |      | 1.35 | V    |
|                 |                                       | V <sub>C</sub> C = 6 V  |      | 1.8  |      |
| ٧ <sub>I</sub>  | Input voltage                         |                         | 0    | VCC  | V    |
| ٧o              | Output voltage                        |                         | 0    | VCC  | V    |
|                 |                                       | V <sub>CC</sub> = 2 V   | 0    | 1000 |      |
| t <sub>t</sub>  | Input transition (rise and fall) time | V <sub>CC</sub> = 4.5 V | 0    | 500  | ns   |
|                 |                                       | V <sub>C</sub> C = 6 V  | 0    | 400  |      |
| TA              | Operating free-air temperature        |                         | -40  | 125  | °C   |

NOTES: 3. All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.



NOTES: 1. All voltages referenced to GND unless otherwise specified.

<sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

## CD74HC40103-EP **HIGH-SPEED CMOS LOGIC** 8-STAGE SYNCHRONOUS DOWN COUNTER SCLS548 - DECEMBER 2003

### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED       | TEOT 04                    | TEST CONDITIONS                         |       |       | T <sub>A</sub> = 25°C |      |     | MAY |      |
|-----------------|----------------------------|-----------------------------------------|-------|-------|-----------------------|------|-----|-----|------|
| PARAMETER       | TEST CO                    |                                         |       |       | MIN                   | MAX  | MIN | MAX | UNIT |
|                 |                            |                                         | -0.02 | 2 V   | 1.9                   |      | 1.9 |     |      |
|                 |                            | CMOS loads                              | -0.02 | 4.5 V | 4.4                   |      | 4.4 |     |      |
| Voн             | $V_I = V_{IH}$ or $V_{IL}$ |                                         | -0.02 | 6 V   | 5.9                   |      | 5.9 |     | V    |
|                 |                            | TTI In a la                             | -4    | 4.5 V | 3.98                  |      | 3.7 |     |      |
|                 |                            | TTL loads                               | -5.2  | 6 V   | 5.48                  |      | 5.2 |     |      |
|                 |                            |                                         | 0.02  | 2 V   |                       | 0.1  |     | 0.1 |      |
|                 |                            | CMOS loads                              | 0.02  | 4.5 V |                       | 0.1  |     | 0.1 |      |
| VOL             | $V_I = V_{IH}$ or $V_{IL}$ |                                         | 0.02  | 6 V   |                       | 0.1  |     | 0.1 | V    |
|                 |                            | TTI In a la                             | 4     | 4.5 V |                       | 0.26 |     | 0.4 |      |
|                 |                            | TTL loads                               | 5.2   | 6 V   |                       | 0.26 |     | 0.4 |      |
| lį              | $V_I = V_{CC}$ or GND      | V <sub>I</sub> = V <sub>CC</sub> or GND |       | 6 V   |                       | ±0.1 |     | ±1  | μΑ   |
| ICC             | $V_I = V_{CC}$ or GND      |                                         | 0     | 6 V   |                       | 8    |     | 160 | μΑ   |
| C <sub>IN</sub> | C <sub>L</sub> = 50 pF     |                                         |       |       |                       | 10   |     | 10  | pF   |

# timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                 |                                       |                    |       | T <sub>A</sub> = | 25°C |     |     |      |
|-----------------|---------------------------------------|--------------------|-------|------------------|------|-----|-----|------|
|                 |                                       | PARAMETER          | VCC   | MIN              | MAX  | MIN | MAX | UNIT |
|                 |                                       |                    | 2 V   | 165              |      | 250 |     |      |
|                 |                                       | СР                 | 4.5 V | 33               |      | 50  |     |      |
|                 |                                       |                    | 6 V   | 28               |      | 43  |     |      |
|                 |                                       |                    | 2 V   | 125              |      | 190 |     |      |
| t <sub>w</sub>  | Pulse duration                        | PL                 | 4.5 V | 25               |      | 38  |     | ns   |
|                 |                                       |                    | 6 V   | 21               |      | 32  |     |      |
|                 |                                       |                    | 2 V   | 125              |      | 190 |     |      |
|                 |                                       | MR                 | 4.5 V | 25               |      | 38  |     |      |
|                 |                                       |                    | 6 V   | 21               |      | 32  |     |      |
|                 |                                       | •                  | 2 V   | 3                |      | 2   |     |      |
| fmax            | f <sub>max</sub> CP frequency (see No | ote 4)             | 4.5 V | 15               |      | 10  |     | MHz  |
|                 |                                       |                    | 6 V   | 18               |      | 12  |     |      |
|                 |                                       |                    | 2 V   | 100              |      | 150 |     |      |
|                 |                                       | P to CP            | 4.5 V | 20               |      | 30  |     |      |
|                 |                                       |                    | 6 V   | 17               |      | 26  |     |      |
|                 |                                       |                    | 2 V   | 75               |      | 110 |     |      |
|                 |                                       | PE to CP           | 4.5 V | 15               |      | 22  |     |      |
|                 |                                       |                    | 6 V   | 13               |      | 19  |     |      |
| t <sub>su</sub> | Setup time                            |                    | 2 V   | 150              |      | 225 |     | ns   |
|                 |                                       | TE to CP           | 4.5 V | 30               |      | 45  |     |      |
|                 |                                       |                    | 6 V   | 26               |      | 38  |     |      |
|                 |                                       |                    | 2 V   | 50               |      | 75  |     |      |
|                 |                                       | To CP, MR inactive | 4.5 V | 10               |      | 15  |     |      |
|                 |                                       |                    | 6 V   | 9                |      | 13  |     |      |
|                 |                                       |                    | 2 V   | 5                |      | 5   |     |      |
|                 |                                       | P to CP            | 4.5 V | 5                |      | 5   |     |      |
|                 |                                       |                    | 6 V   | 5                |      | 5   |     |      |
|                 |                                       |                    | 2 V   | 0                |      | 0   |     |      |
| th              | Hold time                             | TE to CP           | 4.5 V | 0                |      | 0   |     | ns   |
|                 |                                       |                    | 6 V   | 0                |      | 0   |     |      |
|                 |                                       |                    | 2 V   | 2                |      | 2   |     |      |
|                 |                                       | PE to CP           | 4.5 V | 2                |      | 2   |     |      |
|                 |                                       |                    | 6 V   | 2                |      | 2   |     |      |

NOTE 4: Noncascaded operation only. With cascaded counters, clock-to-terminal count propagation delays, count enables (PE or TE) to clock setup times, and count enables (PE or TE) to clock hold times determine maximum clock frequency. For example, with these HC devices:

$$CP f_{max} = \frac{1}{CP \text{ to } \overline{TC} \text{ prop delay } + \overline{TE} \text{ to } CP \text{ setup time } + \overline{TE} \text{ to } CP \text{ hold time}} = \frac{1}{60 + 30 + 0} \approx 11 \text{ MHz}$$



## CD74HC40103-EP HIGH-SPEED CMOS LOGIC 8-STAGE SYNCHRONOUS DOWN COUNTER

SCLS548 - DECEMBER 2003

# switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1)

|                  | FROM    | то                  | LOAD                   | ,,    | T   | λ = 25°C | ;   |         |      |  |
|------------------|---------|---------------------|------------------------|-------|-----|----------|-----|---------|------|--|
| PARAMETER        | (INPUT) | (OUTPUT)            | CAPACITANCE            | VCC   | MIN | TYP      | MAX | MIN MAX | UNIT |  |
|                  |         | _                   |                        | 2 V   |     |          | 300 | 450     |      |  |
|                  |         | TC<br>(asynchronous | C <sub>L</sub> = 50 pF | 4.5 V |     |          | 60  | 90      |      |  |
|                  |         | preset)             |                        | 6 V   |     |          | 51  | 77      |      |  |
|                  | CP      | , ,                 | C <sub>L</sub> = 15 pF | 5 V   |     | 25       |     |         |      |  |
|                  | CP      |                     |                        | 2 V   |     |          | 300 | 450     |      |  |
|                  |         | TC<br>(synchronous  | $C_{L} = 50  pF$       | 4.5 V |     |          | 60  | 90      |      |  |
|                  |         | preset)             |                        | 6 V   |     |          | 51  | 77      |      |  |
|                  |         | , ,                 | C <sub>L</sub> = 15 pF | 5 V   |     | 25       |     |         |      |  |
|                  |         |                     | C <sub>L</sub> = 50 pF | 2 V   |     |          | 200 | 300     |      |  |
| 4 .              | TE      | TC                  |                        | 4.5 V |     |          | 40  | 60      | ]    |  |
| t <sub>pd</sub>  | 16      | 10                  |                        | 6 V   |     |          | 34  | 51      | ns   |  |
|                  |         |                     | C <sub>L</sub> = 15 pF | 5 V   |     | 17       |     |         |      |  |
|                  | PL      |                     |                        | 2 V   |     |          | 275 | 415     |      |  |
|                  |         | TC                  | C <sub>L</sub> = 50 pF | 4.5 V |     |          | 55  | 83      | ]    |  |
|                  | PL      | 10                  |                        | 6 V   |     |          | 47  | 71      |      |  |
|                  |         |                     | C <sub>L</sub> = 15 pF | 5 V   |     | 23       |     |         |      |  |
|                  |         |                     |                        | 2 V   |     |          | 275 | 415     |      |  |
|                  | MR      | TC                  | C <sub>L</sub> = 50 pF | 4.5 V |     |          | 55  | 83      |      |  |
|                  | IVIK    | 10                  |                        | 6 V   |     |          | 47  | 71      |      |  |
|                  |         |                     | C <sub>L</sub> = 15 pF | 5 V   |     | 23       |     |         |      |  |
|                  |         |                     |                        | 2 V   |     |          | 75  | 110     |      |  |
| t <sub>t</sub>   |         |                     | C <sub>L</sub> = 50 pF | 4.5 V |     |          | 15  | 22      | ns   |  |
|                  |         |                     |                        | 6 V   |     |          | 13  | 19      |      |  |
| f <sub>max</sub> | CP      |                     | C <sub>L</sub> = 15 pF | 5 V   |     | 25       |     |         | MHz  |  |

## operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , input $t_r$ , $t_f = 6 \text{ ns}$

|                 | PARAMETER                                  |    |    |  |  |
|-----------------|--------------------------------------------|----|----|--|--|
| C <sub>pd</sub> | Power dissipation capacitance (see Note 5) | 25 | pF |  |  |

NOTE 5: C<sub>pd</sub> is used to determine the dynamic power consumption per package.

 $P_{D} = (C_{pd} \times V_{CC}^2 \times f_i) + (C_L \times V_{CC}^2 \times f_O)$ 

f<sub>I</sub> = input frequency

f<sub>O</sub> = output frequency

C<sub>L</sub> = output load capacitance

V<sub>CC</sub> = supply voltage



#### PARAMETER MEASUREMENT INFORMATION



NOTES: A. C<sub>I</sub> includes probe and test-fixture capacitance.

- B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \ \Omega$ ,  $t_f = 6 \ ns$ ,  $t_f = 6 \ ns$ .
- C. For clock inputs,  $f_{\text{max}}$  is measured when the input duty cycle is 50%.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. tpLH and tpHL are the same as tpd.

Figure 1. Load Circuit and Voltage Waveforms



Figure 2. Timing Diagram







ti.com 18-Sep-2008

#### **PACKAGING INFORMATION**

| Orderable Device  | Status (1) | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|-------------------|------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------|
| CD74HC40103QM96EP | ACTIVE     | SOIC            | D                  | 16     | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/04702-01XE    | ACTIVE     | SOIC            | D                  | 16     | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD74HC40103-EP:

Catalog: CD74HC40103

Automotive: CD74HC40103-Q1

• Military: CD54HC40103

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications



#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device            |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| CD74HC40103QM96EP | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |





#### \*All dimensions are nominal

| Device            | Device Package Type |   | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-------------------|---------------------|---|------|------|-------------|------------|-------------|--|
| CD74HC40103QM96EP | SOIC                | D | 16   | 2500 | 333.2       | 345.9      | 28.6        |  |

## D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

e2e.ti.com