SLOS241B - AUGUST 1999 - REVISED MARCH 2000

### NOT RECOMMENDED FOR NEW DESIGNS

- Choose TPA2000D2 For Upgrade
- **Extremely Efficient Class-D Stereo** Operation
- **Drives L and R Channels**
- 2-W BTL Output Into 4  $\Omega$
- 5-W Peak Music Power
- **Fully Specified for 5-V Operation**
- **Low Quiescent Current**
- Shutdown Control . . . 0.2 µA
- Thermally-Enhanced PowerPAD™ Surface-**Mount Packaging**
- Thermal, Over-Current, and Under-Voltage **Protection**

### description

The TPA005D12 is a monolithic power IC stereo audio amplifier that operates in extremely efficient Class-D operation, using the high switching speed of power DMOS transistors to replicate the analog input signal through high-frequency switching of the output stage. This allows the TPA005D12 to be configured as a bridge-tied load (BTL) amplifier capable of delivering up to 2 W of continuous average power into a 4- $\Omega$  load at 0.5% THD+N from a 5-V power supply in the high-fidelity audio

### DCA PACKAGE (TOP VIEW)



NC - No internal connection

frequency range (20 Hz to 20 kHz). A BTL configuration eliminates the need for external coupling capacitors on the output. A chip-level shutdown control is provided to limit total quiescent current to 0.2 μA, making the device ideal for battery-powered applications.

A full range of protection circuitry is included to increase device reliability: thermal, over-current, and under-voltage shutdown, with two status feedback terminals for use when any error condition is encountered.

The high switching frequency of the TPA005D12 allows the output filter to consist of three small capacitors and two small inductors per channel. The high switching frequency also allows for good THD+N performance.

The TPA005D12 is offered in the thermally enhanced 48-pin PowerPAD TSSOP surface-mount package (designator DCA).

#### **AVAILABLE OPTIONS**

|                | PACKAGED DEVICES |
|----------------|------------------|
| TA             | TSSOP†<br>(DCA)  |
| 1000 / 10500   | ` '              |
| −40°C to 125°C | TPA005D12DCA     |

 $<sup>\</sup>dagger$  The DCA package is available in left-ended tape and reel. To order a taped and reeled part, add the suffix R to the part number (e.g., TPA005D12DCAR).



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments Incorporated.

STRUMENTS

lemplate

Release Date: 7-11-94





NOTE A: LPVDD, RPVDD, VDD, and PVDD are externally connected. AGND and PGND are externally connected.

SLOS241B - AUGUST 1999 - REVISED MARCH 2000

### **Terminal Functions**

| TERMINAL          |                           |                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|-------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| NAME NO.          |                           | DESCRIPTION                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| AGND              | 3, 7, 20,<br>46, 47       | Analog ground for headphone and Class-D analog sections                                                                                                                                                                                                                  |  |  |  |  |  |  |
| cosc              | 48                        | Capacitor I/O for ramp generator. Adjust the capacitor size to change the switching frequency.                                                                                                                                                                           |  |  |  |  |  |  |
| CP1               | 25                        | First diode node for charge pump                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| CP2               | 24                        | First inverter switching node for charge pump                                                                                                                                                                                                                            |  |  |  |  |  |  |
| CP3               | 23                        | Second diode node for charge pump                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| CP4               | 26                        | Second inverter switching node for charge pump                                                                                                                                                                                                                           |  |  |  |  |  |  |
| FAULT0            | 42                        | Logic level fault0 output signal. Lower order bit of the two fault signals with open drain output.                                                                                                                                                                       |  |  |  |  |  |  |
| FAULT1            | 41                        | Logic level fault1 output signal. Higher order bit of the two fault signals with open drain output.                                                                                                                                                                      |  |  |  |  |  |  |
| LCOMP             | 6                         | Compensation capacitor terminal for left-channel Class-D amplifier                                                                                                                                                                                                       |  |  |  |  |  |  |
| LINN              | 4                         | Class-D left-channel negative input                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| LINP              | 5                         | Class-D left-channel positive input                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| LOUTN             | 14, 15                    | Class-D amplifier left-channel negative output of H-bridge                                                                                                                                                                                                               |  |  |  |  |  |  |
| LOUTP             | 10, 11                    | Class-D amplifier left-channel positive output of H-bridge                                                                                                                                                                                                               |  |  |  |  |  |  |
| LPV <sub>DD</sub> | 9, 16                     | Class-D amplifier left-channel power supply                                                                                                                                                                                                                              |  |  |  |  |  |  |
| MUTE              | 2                         | Active-low logic-level mute input signal. When MUTE is held low, the selected amplifier is muted. When MUTE is held high, the device operates normally. When the Class-D amplifier is muted, the low-side output transistors are turned on, shorting the load to ground. |  |  |  |  |  |  |
| NC                | 17, 18, 19,<br>30, 31, 32 | No connection                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| PGND              | 12, 13                    | Power ground for left-channel H-bridge only                                                                                                                                                                                                                              |  |  |  |  |  |  |
| PGND              | 27                        | Power ground for charge pump only                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| PGND              | 36, 37                    | Power ground for right-channel H-bridge only                                                                                                                                                                                                                             |  |  |  |  |  |  |
| $PV_{DD}$         | 21, 28                    | V <sub>DD</sub> supply for charge-pump and gate-drive circuitry                                                                                                                                                                                                          |  |  |  |  |  |  |
| RCOMP             | 43                        | Compensation capacitor terminal for right-channel Class-D amplifier                                                                                                                                                                                                      |  |  |  |  |  |  |
| RINN              | 45                        | Class-D right-channel negative input                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| RINP              | 44                        | Class-D right-channel positive input                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| RPV <sub>DD</sub> | 33, 40                    | Class-D amplifier right-channel power supply                                                                                                                                                                                                                             |  |  |  |  |  |  |
| ROUTN             | 34, 35                    | Class-D amplifier right-channel negative output of H-bridge                                                                                                                                                                                                              |  |  |  |  |  |  |
| ROUTP             | 38, 39                    | Class-D amplifier right-channel positive output of H-bridge                                                                                                                                                                                                              |  |  |  |  |  |  |
| SHUTDOWN          | 1                         | Active-low logic-level shutdown input signal. When SHUTDOWN is held low, the device goes into shutdown mode. When SHUTDOWN is held at logic high, the device operates normally.                                                                                          |  |  |  |  |  |  |
| V2P5              | 29                        | 2.5-V internal reference bypass                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| VCP               | 22                        | Storage capacitor terminal for charge pump                                                                                                                                                                                                                               |  |  |  |  |  |  |
| V <sub>DD</sub>   | 8                         | V <sub>DD</sub> bias supply for analog circuitry. This terminal needs to be well filtered to prevent degrading the device performance.                                                                                                                                   |  |  |  |  |  |  |



SLOS241B - AUGUST 1999 - REVISED MARCH 2000

### Class-D amplifier faults

**Table 1. Class-D Amplifier Fault Table** 

| FAULT 0 <sup>†</sup> | FAULT 1 <sup>†</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                 |
|----------------------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | 1                    | No fault. — The device is operating normally.                                                                                                                                                                                                                                               |
| 0                    | 1                    | Charge pump under-voltage lock-out (VCP-UV) fault. — All low-side transistors are turned on, shorting the load to ground. Once the charge pump voltage is restored, normal operation resumes, but FAULT1 is still active. FAULT1 is cleared by cycling MUTE, SHUTDOWN, or the power supply. |
| 1                    | 0                    | Over-current fault. — The output transistors are all switched off. This causes the load to be in a high-impedance state. This is a latched fault and is cleared by cycling MUTE, SHUTDOWN, or the power supply.                                                                             |
| 0                    | 0                    | Thermal fault. — All the low-side transistors are turned on, shorting the load to ground. This is latched fault and is cleared by cycling MUTE, SHUTDOWN, or the power supply.                                                                                                              |

 $<sup>\</sup>ensuremath{^{\dagger}}$  These logic levels assume a pullup to PVDD from the open-drain outputs.

## absolute maximum ratings over operating free-air temperature range, $T_C = 25^{\circ}C$ (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>DD</sub> (PV <sub>DD</sub> , LPV <sub>DD</sub> , RPV <sub>DD</sub> , V <sub>DD</sub> ) | 5.5 V                         |
|---------------------------------------------------------------------------------------------------------------|-------------------------------|
| Input voltage, V <sub>I</sub> (SHUTDOWN, MUTE)                                                                |                               |
| Output current, IO (FAULT0, FAULT1), open drain terminated                                                    | 1 mA                          |
| Charge pump voltage, V <sub>CP</sub>                                                                          | PV <sub>DD</sub> + 15 V       |
| Continuous H-bridge output current                                                                            | 2 A                           |
| Pulsed H-Bridge output current, each output, I <sub>max</sub> (see Note 1)                                    | 5 A                           |
| Continuous total power dissipation                                                                            | See Dissipation Ratings Table |
| Operating virtual junction temperature range, T <sub>J</sub>                                                  | –40°C to 150°C                |
| Operating case temperature range, T <sub>C</sub>                                                              | –40°C to 125°C                |
| Storage temperature range, T <sub>stg</sub>                                                                   | –40°C to 150°C                |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                                  |                               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTE 1: Pulse duration = 10 ms, duty cycle  $\leq$  2%

### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C† | DERATING FACTOR             | T <sub>A</sub> = 70°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C |
|---------|------------------------|-----------------------------|-----------------------|-----------------------|------------------------|
|         | POWER RATING           | ABOVE T <sub>A</sub> = 25°C | POWER RATING          | POWER RATING          | POWER RATING           |
| DCA     | 5.6 W                  | 44.8 mW/°C                  | 3.6 W                 | 2.9 W                 | 1.1 mW                 |

<sup>†</sup> Please see the Texas Instruments document, *PowerPAD Thermally Enhanced Package Application Report* (literature number SLMA002), for more information on the PowerPAD package. The thermal data was measured on a PCB layout based on the information in the section entitled *Texas Instruments Recommended Board for PowerPAD* on page 33 of the before mentioned document.

### recommended operating conditions

|                                                                                            | MIN  | NOM | MAX  | UNIT |
|--------------------------------------------------------------------------------------------|------|-----|------|------|
| Supply voltage, PV <sub>DD</sub> , LPV <sub>DD</sub> , RPV <sub>DD</sub> , V <sub>DD</sub> | 4.5  |     | 5.5  | V    |
| High-level input voltage, VIH                                                              | 4.25 |     |      | V    |
| Low-level input voltage, V <sub>IL</sub>                                                   |      |     | 0.75 | V    |
| Audio inputs, LINN, LINP, RINN, RINP, differential input voltage                           |      |     | 1    | VRMS |
| PWM frequency                                                                              | 150  |     | 450  | kHZ  |



## electrical characteristics, Class-D amplifier, $V_{DD}$ = $PV_{DD}$ = $LPV_{DD}$ = $SV_{DD}$ = $SV_{D$

|                        | PARAMETER                                                                       | TEST CONDITIONS                                                   | MIN | TYP | MAX | UNIT |
|------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|------|
| PSRR                   | Power supply rejection ratio                                                    | $V_{DD} = PV_{DD} = LPV_{DD} = RPV_{DD} = 4.5 \text{ V}$ to 5.5 V |     | 40  |     | dB   |
| I <sub>DD</sub>        | Supply current                                                                  | No load, No filter                                                |     | 25  | 35  | mA   |
| I <sub>DD</sub> (MUTE) | Supply current, mute mode                                                       | MUTE = 0 V                                                        |     | 3.9 | 10  | mA   |
| I <sub>DD</sub> (SD)   | Supply current, shutdown mode                                                   | SHUTDOWN = 0 V                                                    |     | 0.2 | 10  | μΑ   |
| lн                     | High-level input current                                                        | V <sub>IH</sub> = 5.3 V                                           |     |     | 1   | μΑ   |
| I <sub>IL</sub>        | Low-level input current                                                         | V <sub>IL</sub> = -0.3 V                                          |     |     | -1  | μΑ   |
| r <sub>DS(on)</sub>    | Total static drain-to-source on-state resistance (low-side plus high-side FETs) | I <sub>D</sub> = 2 A                                              |     | 700 | 900 | mΩ   |
| r <sub>DS(on)</sub>    | Matching, high-side to high-side, low-side to low-side, same channel            | I <sub>D</sub> = 0.5 A                                            | 95% | 99% | ·   |      |

# operating characteristics, Class-D amplifier, $V_{DD}$ = $PV_{DD}$ = $LPV_{DD}$ = $SV_{DD}$ = $SV_{DD$

|       | PARAMETER                                               | TEST CO               | NDITIONS         | MIN | TYP  | MAX    | UNIT |
|-------|---------------------------------------------------------|-----------------------|------------------|-----|------|--------|------|
| PO    | RMS output power, THD = 0.5%, per channel               |                       |                  |     | 2    |        | W    |
| THD+N | Total harmonic distortion plus noise                    | P <sub>O</sub> = 1 W, | f = 1 kHz        |     | 0.2% |        |      |
|       | Efficiency                                              | P <sub>O</sub> = 1 W, | $R_L = 8 \Omega$ |     | 80%  |        |      |
| Ay    | Gain                                                    |                       |                  |     | 25   |        | dB   |
|       | Left/right channel gain matching                        |                       |                  | 95% | 99%  |        |      |
|       | Noise floor                                             |                       |                  |     | -55  |        | dBV  |
|       | Dynamic range                                           |                       |                  |     | 70   |        | dB   |
|       | Crosstalk                                               | f = 1 kHz             |                  |     | -55  |        | dB   |
|       | Frequency response bandwidth, post output filter, -3 dB |                       | ·                | 20  |      | 20 000 | Hz   |
| ВОМ   | Maximum output power bandwidth                          |                       | ·                |     |      | 20     | kHz  |

### thermal resistance

|                 | PARAMETER                           | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|-----------------|-------------------------------------|-----------------|-----|-----|-----|------|
| $R_{\theta JP}$ | Thermal resistance, junction-to-pad |                 |     |     | 10  | °C/W |
|                 | Thermal shutdown temperature        |                 |     | 165 |     | °C   |

### PARAMETER MEASUREMENT INFORMATION



Figure 1. 5-V, 4- $\Omega$  Test Circuit, Class-D Amplifier





### PACKAGE OPTION ADDENDUM

31-Mar-2012

### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|------------|--------------|--------------------|------|-------------|-------------------------|----------------------|------------------------------|-----------------------------|
| TPA005D12DCA     | NRND       | HTSSOP       | DCA                | 48   | 40          | TBD                     | CU NIPDAU            | Level-3-220C-168 HR          |                             |
| TPA005D12DCARG4  | ACTIVE     | HTSSOP       | DCA                | 48   |             | TBD                     | Call TI              | Call TI                      |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## DCA (R-PDSO-G48)

### PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES:

- All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
- This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.

  E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



## DCA (R-PDSO-G48)

PowerPAD™ PLASTIC SMALL OUTLINE

### THERMAL INFORMATION

This PowerPAD  $^{\text{M}}$  package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



NOTE: A. All linear dimensions are in millimeters

PowerPAD is a trademark of Texas Instruments.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

**Applications** 

Automotive and Transportation www.ti.com/automotive

e2e.ti.com

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

|                   |                        | •                           |                                   |
|-------------------|------------------------|-----------------------------|-----------------------------------|
| Amplifiers        | amplifier.ti.com       | Communications and Telecom  | www.ti.com/communications         |
| Data Converters   | dataconverter.ti.com   | Computers and Peripherals   | www.ti.com/computers              |
| DLP® Products     | www.dlp.com            | Consumer Electronics        | www.ti.com/consumer-apps          |
| DSP               | dsp.ti.com             | Energy and Lighting         | www.ti.com/energy                 |
| Clocks and Timers | www.ti.com/clocks      | Industrial                  | www.ti.com/industrial             |
| Interface         | interface.ti.com       | Medical                     | www.ti.com/medical                |
| Logic             | logic.ti.com           | Security                    | www.ti.com/security               |
| Power Mgmt        | power.ti.com           | Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Microcontrollers  | microcontroller.ti.com | Video and Imaging           | www.ti.com/video                  |

RFID <u>www.ti-rfid.com</u>
OMAP Mobile Processors www.ti.com/omap

**Products** 

Audio

Wireless Connectivity www.ti.com/wirelessconnectivity

www.ti.com/audio

TI E2E Community Home Page

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated