# **TDA8034T; TDA8034AT** ### **Smart card interface** Rev. 3.0 — 17 January 2011 **Product data sheet** ### 1. General description The TDA8034T/TDA8034AT is a cost-effective analog interface for asynchronous and synchronous smart cards operating at 5 V or 3 V. Using few external components, the TDA8034T/TDA8034AT provides all supply, protection and control functions between a smart card and the microcontroller. ### 2. Features and benefits - Integrated circuit smart card interface in an SO16 package - 5 V or 3 V smart card supply - One protected half-duplex bidirectional buffered I/O line (C7) - V<sub>CC</sub> regulation: - lackloss 5 V $\pm$ 5 % or 3 V $\pm$ 5 % using two low ESR multilayer ceramic capacitors: one of 220 nF and one of 470 nF - current spikes of 40 nA/s (V<sub>CC</sub> = 5 V and 3 V) or 15 nA/s (V<sub>CC</sub> =1.8 V) up to 20 MHz, with controlled rise and fall times and filtered overload detection of approximately 120 mA - Thermal and short-circuit protection for all card contacts - Automatic activation and deactivation sequences triggered by a short-circuit, card take-off, overheating, falling V<sub>DD</sub>, V<sub>DD(INTF)</sub> or V<sub>DDP</sub> - Enhanced card-side ElectroStatic Discharge (ESD) protection of > 6 kV - External clock input up to 26 MHz connected to pin XTAL1 - Card clock generation up to 20 MHz using pin CLKDIV1 with synchronous frequency changes of: - $\bullet$ <sup>1</sup> $\lor_2$ f<sub>xtal</sub> or <sup>1</sup> $\lor_4$ f<sub>xtal</sub> on TDA8034T - $\bullet$ f<sub>xtal</sub> or $^{1}$ $\checkmark_{2}$ f<sub>xtal</sub> on TDA8034AT - Non-inverted control of pin RST using pin RSTIN - Compatible with ISO 7816, NDS and EMV 4.2 payment systems - Supply supervisor for killing spikes during power on and off: - using a fixed threshold - using an external resistor bridge with threshold adjustment - Built-in debouncing on card presence contacts (typically 4.5 ms) - Multiplexed status signal using pin OFFN ### 3. Applications - Pay TV - Electronic payment - Identification - Bank card readers ### 4. Quick reference data Table 1. Quick reference data $V_{DDP} = 5 \text{ V}; V_{DD} = 3.3 \text{ V}; V_{DD(INTF)} = 3.3 \text{ V}; f_{xtal} = 10 \text{ MHz}; GND = 0 \text{ V}; T_{amb} = 25 ^{\circ}\text{C}; unless otherwise specified.}$ | | 22 () | , | , | | • | | |--------------------------|----------------------------------|----------------------------------------------------------------------------|------|-----|----------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | Supply | | | | | | | | $V_{DDP}$ | power supply voltage | pin V <sub>DDP</sub> | 4.85 | 5 | 5.5 | V | | $V_{DD}$ | supply voltage | pin V <sub>DD</sub> | 2.7 | 3.3 | 3.6 | V | | V <sub>DD(INTF)</sub> | interface supply voltage | pin V <sub>DD(INTF)</sub> | 1.6 | 3.3 | $V_{DD} + 0.3$ | V | | I <sub>DD</sub> | supply current | Shutdown mode | - | - | 35 | μΑ | | I <sub>DDP</sub> | power supply current | Shutdown mode; f <sub>xtal</sub> stopped | - | - | 5 | μΑ | | | | Active mode;<br>$f_{CLK} = {}^{1}v_{2} f_{xtal}$ ; no load | - | - | 1.5 | mA | | I <sub>DD(INTF)</sub> | interface supply current | Shutdown mode | - | - | 6 | μΑ | | Card supply | voltage: pin V <sub>CC</sub> [1] | | | | | | | V <sub>CC</sub> | supply voltage | active mode | | | | | | | | 5 V card | | | | | | | | I <sub>CC</sub> < 65 mA DC | 4.75 | 5.0 | 5.25 | V | | | | current pulses of<br>40 nA/s at<br>I <sub>CC</sub> < 200 mA;<br>t < 400 ns | 4.65 | 5.0 | 5.25 | V | | V <sub>ripple(p-p)</sub> | peak-to-peak ripple voltage | from 20 kHz to 200 MHz | - | - | 350 | mV | | I <sub>CC</sub> | supply current | $V_{CC} = 0 V \text{ to } 5 V \text{ or } 3 V$ | - | - | 65 | mA | | General | | | | | | | | t <sub>deact</sub> | deactivation time | see Figure 7 on page 10 | 35 | 90 | 250 | μS | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -25 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | - | - | 0.25 | W | | i tot | | ans | | | | | <sup>[1]</sup> To meet these specifications, V<sub>CC</sub> should be decoupled to pin GND using two ceramic multilayer capacitors of low ESR with values of either 100 nF or one 220 nF and one 470 nF. ### 5. Ordering information Table 2. Ordering information | Type number Package | | | | | | | | |---------------------|------|------------------------------------------------------------|----------|--|--|--|--| | | Name | Description | Version | | | | | | TDA8034T/C1 | SO16 | plastic small outline package; 16 leads; body width 3.9 mm | SOT109-1 | | | | | | TDA8034AT/C1 | | | | | | | | ### 6. Block diagram ### 7. Pinning information #### 7.1 Pinning ### 7.2 Pin description Table 3. Pin description | Symbol | Pin | Supply | Type[1] | Description | |-----------------|-----|----------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XTAL1 | 1 | $V_{DD}$ | I | crystal connection input | | XTAL2 | 2 | $V_{DD}$ | 0 | crystal connection output | | $V_{DD(INTF)}$ | 3 | $V_{DD(INTF)}$ | Р | interface supply voltage | | RSTIN | 4 | $V_{DD(INTF)}$ | I | microcontroller card reset input; active HIGH | | CMDVCCN | 5 | $V_{DD(INTF)}$ | I | microcontroller start activation sequence input; active LOW | | CLKDIV1 | 6 | $V_{DD(INTF)}$ | I | sets the clock frequency on pin CLK; see Table 4 on page 7 | | PRESN | 7 | $V_{DD(INTF)}$ | I | card presence contact input; active LOW[2] | | I/O | 8 | $V_{CC}$ | I/O | card input/output data line (C7)[3] | | GND | 9 | - | G | ground | | CLK | 10 | $V_{CC}$ | 0 | card clock (C3) | | RST | 11 | $V_{CC}$ | 0 | card reset (C2) | | V <sub>CC</sub> | 12 | $V_{CC}$ | Р | card supply (C1); decouple to pin GND using one 470 nF capacitor close to pin $V_{CC}$ and one 220 nF capacitor close to card socket contact C1 with an ESR < 100 m $\Omega$ [4] | | $V_{DDP}$ | 13 | $V_{DDP}$ | Р | low-dropout regulator input supply voltage | | $V_{DD}$ | 14 | $V_{DD}$ | Р | digital supply voltage | | OFFN | 15 | $V_{DD(INTF)}$ | 0 | NMOS interrupt to microcontroller[5]; active LOW; see Section 8.9 on page 10 | | I/OUC | 16 | $V_{DD(INTF)}$ | I/O | microcontroller input/output data line[6] | <sup>[1]</sup> I = input, O = output, I/O = input/output, G = ground and P = power supply. <sup>[2]</sup> If pin PRESN is LOW, the card is considered to be present. During card insertion, debouncing can occur on these signals. To counter this, the TDA8034T/TDA8034AT has a built-in debouncing timer (typically 4.5 ms). <sup>[3]</sup> Uses an internal 11 k $\Omega$ pull-up resistor connected to pin V<sub>CC</sub>. <sup>[4]</sup> Using a 220 nF capacitor increases the noise margin on pin V<sub>CC</sub>. - [5] Uses an internal 20 k $\Omega$ pull-up resistor connected to pin V<sub>DD(INTF)</sub>. - [6] Uses an internal 10 k $\Omega$ pull-up resistor connected to pin $V_{DD(INTF)}$ . ### 8. Functional description **Remark:** Throughout this document the ISO 7816 terminology conventions have been adhered to and it is assumed that the reader is familiar with these. ### 8.1 Power supplies The power supply voltage ranges are as follows: V<sub>DDP</sub>: 4.85 V to 5.5 V V<sub>DD</sub>: 2.7 V to 3.6 V All interface signals to the system controller are referenced to $V_{DD(INTF)}$ . All card contacts remain inactive during power up or power down. After powering up the device, pin OFFN remains LOW until pin CMDVCCN is set HIGH and pin PRESN is LOW. During power down, pin OFFN goes LOW when $V_{DDP}$ falls below the falling threshold voltage ( $V_{th}$ ). The internal oscillator frequency ( $f_{osc(int)}$ ) is only used during the activation sequences. When the card is not activated (pin CMDVCCN is HIGH), the internal oscillator is in low frequency mode to reduce power consumption. This device has a Low Drop-Off (LDO) voltage regulator connected to pin $V_{CC}$ , and is used instead of a DC-to-DC converter. It ensures a minimum $V_{CC}$ of 4.75 V and that the power supply voltage on pin $V_{DDP}$ does not fall below 4.85 V for a maximum load current of 65 mA. ### 8.2 Voltage supervisor The voltage supervisor monitors the voltage of the $V_{DDP}$ and $V_{DD}$ supplies providing both Power-On Reset (POR) and supply drop-out detection during a card session. The supervisor threshold voltages for $V_{DDP}$ and $V_{DD}$ are set internally. As long as $V_{DD}$ is less than $V_{th} + V_{hys}$ , the IC remains inactive irrespective of the command line levels. After $V_{DD}$ has reached a level higher than $V_{th} + V_{hys}$ , the IC remains inactive for the duration of $t_w$ . The output of the supervisor is sent to a digital controller in order to reset the TDA8034T/TDA8034AT. This defined reset pulse of approximately 8 ms, i.e. ( $t_w = 1024 \times t_{cosc(int)low}$ ), is used internally to maintain the IC in the Shutdown mode during the supply voltage power on; see Figure 4. A deactivation sequence is performed when either $V_{DD}$ or $V_{DDP}$ falls below $V_{th}$ . **Remark:** $f_{osc(int)low}$ is the low frequency (or inactive) mode of the defined $f_{osc(int)}$ parameter. #### 8.3 Clock circuits The clock signal from pin CLK to the card is either supplied by an external clock signal connected to pin XTAL1 or generated using a crystal connected between pins XTAL1 and XTAL2. The TDA8034T/TDA8034AT automatically detects if an external clock is connected to XTAL1, eliminating the need for a separate pin to select the clock source. Automatic clock source detection is performed on each activation command (falling edge of the signal on pin CMDVCCN). The presence of an external clock on pin XTAL1 is checked during a time window defined by the internal oscillator. If a clock is detected, the internal crystal oscillator is stopped. If a clock is not detected, the internal crystal oscillator is started. When an external clock is used, it is mandatory that the clock is applied to pin XTAL1 before the falling edge of the signal on pin CMDVCCN. The clock frequency is selected using pin CLKDIV1 to be either $^{1}\lor_{2}$ $f_{xtal}$ or $^{1}\lor_{4}$ $f_{xtal}$ on TDA8034AT as shown in <u>Table 4</u>. The frequency change is synchronous and as such during transition, no pulse is shorter than 45 % of the smallest period. In addition, only the first and last clock pulse around the change has the correct width. When dynamically changing the frequency, the modification is only effective after 10 clock periods on pin XTAL1. The duty cycle of f<sub>xtal</sub> on pin CLK should be between 45 % and 55 %. If an external clock is connected to pin XTAL1, its duty cycle must be between 48 % and 52 %. When the frequency of the clock signal on pin CLK is either $^{1}\lor_{2}$ $f_{xtal}$ or $^{1}\lor_{4}$ $f_{xtal}$ on TDA8034T or $f_{xtal}$ or $^{1}\lor_{2}$ $f_{xtal}$ on TDA8034AT, the frequency dividers guarantee a duty cycle between 45 % and 55 %. Table 4. Clock configuration | Pin CLKDIV1 level | Pin CLK level | | |-------------------|-----------------------------------|-----------------------------------| | | TDA8034T | TDA8034AT | | HIGH | ¹∨ <sub>2</sub> f <sub>xtal</sub> | ¹∨ <sub>2</sub> f <sub>xtal</sub> | | LOW | $^{1}$ $\vee_{4}$ $f_{xtal}$ | f <sub>xtal</sub> | ### 8.4 Input and output circuits When pins I/O and I/OUC are pulled HIGH using an 11 k $\Omega$ resistor between pins I/O and V<sub>CC</sub> and/or between pins I/OUC and V<sub>DD(INTF)</sub>, both lines enter the idle state. Pin I/O is referenced to V<sub>CC</sub> and pin I/OUC to V<sub>DD(INTF)</sub>, thus allowing operation at V<sub>CC</sub> $\neq$ V<sub>DD(INTF)</sub>. The first side on which a falling edge occurs becomes the master. An anti-latch circuit disables falling edge detection on the other line, making it the slave. After a time delay $t_d$ , the logic 0 present on the master-side is sent to the slave-side. When the master-side returns logic 1, the slave-side sends logic 1 during time delay $(t_{w(pu)})$ . After this sequence, both master and slave sides return to their idle states. The active pull-up feature ensures fast LOW-to-HIGH transitions making the TDA8034T/TDA8034AT capable of delivering more than 1 mA, up to an output voltage of $0.9V_{CC}$ , at a load of 80 pF. At the end of the active pull-up pulse, the output voltage is dependent on the internal pull-up resistor value and load current. The current sent to and received from the card's I/O lines is limited to 15 mA at a maximum frequency of 1 MHz. #### 8.5 Shutdown mode After a power-on reset, if pin CMDVCCN is HIGH, the circuit enters the Shutdown mode, ensuring only the minimum number of circuits are active while the TDA8034T/TDA8034AT waits for the microcontroller to start a session. - all card contacts are inactive. The impedance between the contacts and GND is approximately 200 $\Omega$ . - pin I/OUC is high-impedance using the 11 $k\Omega$ pull-up resistor connected to $V_{DD(INTF)}$ - the voltage generators are stopped - the voltage supervisor is active - the internal oscillator runs at its lowest frequency (fosc(int)low) ### 8.6 Activation sequence The following device activation sequence is applied when using an external clock; see Figure 6: - 1. Pin CMDVCCN is pulled LOW (t0). - 2. The internal oscillator is triggered (t0). - 3. The internal oscillator changes to high frequency (t1). - 4. V<sub>CC</sub> rises from either 0 V to 3 V or 0 V to 5 V on a controlled slope (t2). - 5. Pin I/O is driven HIGH (t3). - 6. The clock on pin CLK is applied to the C3 contact (t4). - 7. Pin RST is enabled (t5). Calculation of the time delays is as follows: - $t1 = t0 + 384 \times {}^{1}\lor_{fosc(int)low}$ - t2 = t1 - t3 = t1 + 17T / 2 - t4 = driven by host controller; > t3 and < t5 - t5 = t1 + 23T/2 **Remark:** The value of period T is 64 times the period interval of the internal oscillator at high frequency ( $^{1}\lor_{fosc(int)high}$ ); t3 is called $t_{d(start)}$ and t5 is called $t_{d(end)}$ . ### 8.7 Deactivation sequence When a session ends, the microcontroller sets pin CMDVCCN HIGH. The TDA8034T/TDA8034AT then executes an automatic deactivation sequence by counting the sequencer back to the inactive state (see Figure 7) as follows: - 1. Pin RST is pulled LOW (t11). - 2. The clock is stopped, pin CLK is LOW (t12). - 3. Pin I/O is pulled LOW (t13). - 4. $V_{CC}$ falls to 0 V (t14). The deactivation sequence is completed when $V_{CC}$ reaches its inactive state. - 5. $V_{CC} < 0.4 \text{ V } (t_{deac})$ - 6. All card contacts become low-impedance to GND. However, pin I/OUC remains pulled up to $V_{DD}$ using the 11 k $\Omega$ resistor. - 7. The internal oscillator returns to its low frequency mode. Calculation of the time delays is as follows: - t11 = t10 + 3T / 64 - t12 = t11 + T / 2 - t13 = t11 + T - t14 = t11 + 3T / 2 - t<sub>deac</sub> = t11 + 3T / 2 + V<sub>CC</sub> fall time **Remark:** The value of period T is 64 times the period interval of the internal oscillator (i.e. $\pm$ 25 $\mu$ s). ### 8.8 V<sub>CC</sub> regulator The $V_{CC}$ buffer is able to continuously deliver up to 65 mA at $V_{CC}$ = 5 V or 3 V. The $V_{CC}$ buffer has an internal overload protection with a threshold value of approximately 120 mA. This detection is internally filtered, enabling spurious current pulses up to 200 mA with a duration of a few milliseconds to be drawn by the card without causing deactivation. However, the average current value must stay below maximum; see <u>Table 8</u>. #### 8.9 Fault detection The following conditions are monitored by the fault detection circuit: - Short-circuit or high current on pin V<sub>CC</sub> - Card removal during transaction - V<sub>DDP</sub> falling - V<sub>DD</sub> falling - V<sub>DD(INTF)</sub> falling - Overheating Fault detection monitors two different situations: Outside card sessions, pin CMDVCCN is HIGH: pin OFFN is LOW if the card is not in the reader and HIGH if the card is in the reader. Any voltage drop on V<sub>DD</sub> is detected by the voltage supervisor. This generates an internal power-on reset pulse but does not act upon the pin OFFN signal. The card is not powered-up and short-circuits or overheating are not detected. In card sessions, pin CMDVCCN is LOW: when pin OFFN goes LOW, the fault detection circuit triggers the automatic emergency deactivation sequence (see Figure 8). When the microcontroller resets pin CMDVCCN to HIGH, after the deactivation sequence, pin OFFN is rechecked. If the card is still present, pin OFFN returns to HIGH. This check identifies the fault as either a hardware problem or a card removal incident. On card insertion or removal, bouncing can occur in the PRESN signal. This depends on the type of card presence switch in the connector (normally open or normally closed) and the mechanical characteristics of the switch. To correct for this, a debouncing feature is integrated in to the TDA8034T/TDA8034AT. This feature operates at a typical duration of 4.5 ms ( $t_{deb} = 640 \times (^1 \vee_{fosc(int)low})$ ). Figure 9 on page 12 shows the operation of the debouncing feature. On card insertion, pin OFFN goes HIGH after the debounce time has elapsed. When the card is extracted, the automatic card deactivation sequence is performed on the first HIGH/LOW transition on pin PRESN. After this, pin OFFN goes LOW. ### 8.10 Automatic determining of card supply voltage The supply voltage ( $V_{CC}$ ) that the card requires is determined automatically by monitoring the duration of the HIGH state (logic 1) on pin CMDVCCN before the activation command (CMDVCCN falling edge) occurs. If pin CMDVCCN stays HIGH for more than 30 ms, activation occurs with $V_{CC}$ set to 5 V. If pin CMDVCCN stays HIGH for less than 15 ms, activation occurs with $V_{CC}$ set to 3 V. To activate the card at $V_{CC} = 5$ V, pin CMDVCCN must stay HIGH for t0 > 30 ms before going LOW (logic 0). To activate the card at $V_{CC}$ = 3 V, pin CMDVCCN must stay HIGH for t0 < 15 ms before going LOW (logic 0). If pin CMDVCCN is HIGH for more than 15 ms (t0 > 15 ms) but less than 30 ms, pin CMDVCCN must be set LOW for t1 (200 $\mu$ s < t1 < 700 $\mu$ s), and then HIGH for t2 (200 $\mu$ s < t2 < 15 ms) before going LOW. If pin CMDVCCN is HIGH for more than 30 ms (card inactive), and if the card needs to be activated at 3 V, the sequence shown in <u>Figure 12</u> applies: pin CMDVCCN must be set LOW for t1 (200 $\mu$ s < t1 < 700 $\mu$ s), and then HIGH for t2 (200 $\mu$ s < t2 < 15 ms) before going LOW. ### 9. Limiting values **Remark:** All card contacts are protected against any short-circuit to any other card contact. Stress beyond the levels indicated in <u>Table 5</u> can cause permanent damage to the device. This is a short-term stress rating only and under no circumstances implies functional operation under long-term stress conditions. **Table 5.** Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------|-------------------------------------------------------------------------------------------------|------|------|------| | $V_{DDP}$ | power supply voltage | pin $V_{DDP}$ | -0.3 | +6 | V | | $V_{DD}$ | supply voltage | pin V <sub>DD</sub> | -0.3 | +4.6 | V | | $V_{DD(INTF)}$ | interface supply voltage | pin $V_{DD(INTF)}$ | -0.3 | +4.6 | V | | VI | input voltage | pins CMDVCCN, CLKDIV1, RSTIN, OFFN, XTAL1, XTAL2, I/OUC | -0.3 | +4.6 | V | | | | card contact pins PRESN, I/O, RST and CLK | -0.3 | +6 | V | | T <sub>stg</sub> | storage temperature | | -55 | +150 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -25 ^{\circ}\text{C} \text{ to } +85 ^{\circ}\text{C}$ | - | 0.25 | W | | Tj | junction temperature | | - | +125 | °C | | T <sub>amb</sub> | ambient temperature | | -25 | +85 | °C | | V <sub>ESD</sub> | electrostatic discharge voltage | Human Body Model (HBM) on card pins I/O, RST, $V_{CC}$ , CLK, PRESN; within typical application | -6 | +6 | kV | | | | Human Body Model (HBM); all other pins | -2 | +2 | kV | | | | Machine Model (MM); all pins | -200 | +200 | V | | | | Field Charged Device Model (FCDM); all pins | -500 | +500 | V | ### 10. Thermal characteristics Table 6. Thermal characteristics | Symbol | Package name | Parameter | Conditions | Тур | Unit | |---------------|--------------|---------------------------------------------|-------------|-----|------| | $R_{th(j-a)}$ | SO16 | thermal resistance from junction to ambient | in free air | 94 | K/W | TDA8034T\_TDA8034AT All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. ### 11. Characteristics Table 7. Characteristics of IC supply voltage $V_{DDP} = 5 \text{ V}; V_{DD} = 3.3 \text{ V}; V_{DD(INTF)} = 3.3 \text{ V}; f_{xtal} = 10 \text{ MHz}; GND = 0 \text{ V}; T_{amb} = 25 ^{\circ}\text{C}; unless otherwise specified.}$ | · DDF • | , - DD | 0.0 t, .xiai .0=, 0.12 | , - amb — | , | | | |--------------------------|--------------------------------------|-------------------------------------------------------------------|----------------|------|----------------|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | Supply | | | | | | | | $V_{DDP}$ | power supply voltage | pin V <sub>DDP</sub> | 4.85 | 5 | 5.5 | V | | $V_{DD}$ | supply voltage | $pin\;V_DD$ | 2.7 | 3.3 | 3.6 | V | | $V_{DD(INTF)}$ | interface supply voltage | pin $V_{DD(INTF)}$ | 1.6 | 3.3 | $V_{DD} + 0.3$ | V | | $I_{DD}$ | supply current | Shutdown mode | - | - | 35 | μΑ | | $I_{DDP}$ | power supply current | Shutdown mode | | | | | | | | f <sub>xtal</sub> stopped | - | - | 5 | μΑ | | | | Active mode | | | | | | | | $f_{CLK} = {}^{1}v_{2} f_{xtal}$ ; no load | - | - | 1.5 | mA | | | | $f_{CLK} = {}^{1}\lor_{2} f_{xtal};$ $I_{CC} = 65 \text{ mA}$ | - | - | 70 | mA | | I <sub>DD(INTF)</sub> | interface supply current | Shutdown mode | - | - | 6 | μΑ | | $V_{th}$ | threshold voltage | pin V <sub>DD</sub> | 2.30 | 2.40 | 2.50 | V | | | | pin V <sub>DDP</sub> | 3.00 | 4.10 | 4.40 | V | | $V_{hys}$ | hysteresis voltage | pin V <sub>DD</sub> | 50 | 100 | 150 | mV | | | | pin V <sub>DDP</sub> | 100 | 200 | 350 | mV | | t <sub>w</sub> | pulse width | | 5.1 | 8 | 10.2 | ms | | Card sup | ply voltage: pin V <sub>CC</sub> [1] | | | | | | | C <sub>dec</sub> | decoupling capacitance | connected to V <sub>CC</sub> | <b>[2]</b> 550 | - | 830 | nF | | Vo | output voltage | Shutdown mode | | | | | | | | no load | -0.1 | - | +0.1 | V | | | | I <sub>o</sub> = 1 mA | -0.1 | - | +0.3 | V | | lo | output current | Shutdown mode; pin V <sub>CC</sub> connected to ground | - | - | <b>–1</b> | mA | | V <sub>CC</sub> | supply voltage | active mode | | | | | | | | 5 V card | | | | | | | | I <sub>CC</sub> < 65 mA DC | 4.75 | 5.0 | 5.25 | V | | | | current pulses of 40 nA/s at I <sub>CC</sub> < 200 mA; t < 400 ns | 4.65 | 5.0 | 5.25 | V | | | | 3 V card | | | | | | | | I <sub>CC</sub> < 65 mA DC | 2.85 | 3.05 | 3.15 | V | | | | current pulses of 40 nA/s at I <sub>CC</sub> < 200 mA; t < 400 ns | 2.76 | - | 3.20 | V | | V <sub>ripple(p-p)</sub> | peak-to-peak ripple voltage | 20 kHz to 200 MHz | - | - | 350 | mV | | Icc | supply current | $V_{CC} = 0 V \text{ to } 5 V \text{ or } 3 V$ | - | - | 65 | mA | | | | V <sub>CC</sub> shorted to ground | 90 | 120 | 150 | mA | Table 7. Characteristics of IC supply voltage ...continued $V_{DDP} = 5 \text{ V}; V_{DD} = 3.3 \text{ V}; V_{DD(INTF)} = 3.3 \text{ V}; f_{xtal} = 10 \text{ MHz}; GND = 0 \text{ V}; T_{amb} = 25 \text{ }^{\circ}\text{C}; unless otherwise specified.}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|---------------------------|----------------------------------------------------------------------------------|---------------------|-------|---------------------------|------| | SR | slew rate | 5 V card | 0.055 | 0.180 | 0.300 | V/μs | | | | 3 V card | 0.040 | 0.180 | 0.300 | V/μs | | Crystal o | scillator: pins XTAL1 an | d XTAL2 | | | | | | $C_{ext}$ | external capacitance | pins XTAL1 and XTAL2<br>(depending on the crystal or<br>resonator specification) | - | - | 15 | pF | | f <sub>xtal</sub> | crystal frequency | card clock reference; crystal oscillator | 2 | - | 26 | MHz | | f <sub>ext</sub> | external frequency | external clock on pin XTAL1 | 0 | - | 26 | MHz | | $V_{IL}$ | LOW-level input | crystal oscillator | -0.3 | - | +0.3V <sub>DD</sub> | V | | | voltage | external clock | -0.3 | - | +0.3V <sub>DD(INTF)</sub> | V | | $V_{IH}$ | HIGH-level input | crystal oscillator | $0.7V_{DD}$ | - | $V_{DD} + 0.3$ | V | | | voltage | external clock | $0.7V_{DD(INTF)}$ | - | $V_{DD(INTF)} + 0.3$ | V | | Data line | s: pins I/O and I/OUC | | | | | | | t <sub>d</sub> | delay time | falling edge on pins I/O and I/OUC or vise versa | - | - | 200 | ns | | t <sub>w(pu)</sub> | pull-up pulse width | | 200 | - | 400 | ns | | f <sub>io</sub> | input/output frequency | on data lines | - | - | 1 | MHz | | Ci | input capacitance | on data lines | - | - | 10 | pF | | Data line | s to the card: pin I/O[3] | | | | | | | Vo | output voltage | Shutdown mode | | | | | | - | | no load | 0 | - | 0.1 | V | | | | I <sub>o</sub> = 1 mA | 0 | - | 0.3 | V | | Io | output current | Shutdown mode; pin I/O grounded | - | - | -1 | mA | | V <sub>OL</sub> | LOW-level output | I <sub>OL</sub> = 1 mA | 0 | - | 0.3 | V | | | voltage | $I_{OL} \ge 15 \text{ mA}$ | $V_{CC}-0.4$ | - | V <sub>CC</sub> | V | | V <sub>OH</sub> | HIGH-level output | no DC load | 0.9V <sub>CC</sub> | - | V <sub>CC</sub> + 0.1 | V | | | voltage | I <sub>OH</sub> < -40 μA | 0.75V <sub>CC</sub> | - | V <sub>CC</sub> + 0.1 | V | | | | $I_{OH} \ge -15 \text{ mA}$ | 0 | - | 0.4 | V | | $V_{IL}$ | LOW-level input voltage | | -0.3 | - | +0.8 | V | | V <sub>IH</sub> | HIGH-level input | V <sub>CC</sub> = +5 V | 0.6V <sub>CC</sub> | - | $V_{CC} + 0.3$ | V | | | voltage | V <sub>CC</sub> = +3 V | 0.7V <sub>CC</sub> | - | V <sub>CC</sub> + 0.3 | V | | $V_{hys}$ | hysteresis voltage | pin I/O | - | 50 | - | mV | | I <sub>IL</sub> | LOW-level input current | pin I/O; V <sub>IL</sub> = 0 V | - | - | 600 | μΑ | | I <sub>IH</sub> | HIGH-level input current | pin I/O; $V_{IH} = V_{CC}$ | - | - | 10 | μΑ | | t <sub>r(i)</sub> | input rise time | V <sub>IL</sub> maximum to<br>V <sub>IH</sub> minimum | - | - | 1.2 | μS | | $t_{r(o)}$ | output rise time | $C_L \le 80 \text{ pF}$ ; 10 % to 90 %; 0 V to $V_{CC}$ | - | - | 0.1 | μS | Table 7. Characteristics of IC supply voltage ...continued $V_{DDP} = 5 \text{ V}; V_{DD} = 3.3 \text{ V}; V_{DD(INTF)} = 3.3 \text{ V}; f_{xtal} = 10 \text{ MHz}; GND = 0 \text{ V}; T_{amb} = 25 \text{ }^{\circ}\text{C}; unless otherwise specified.}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|---------------------------|--------------------------------------------------------------------------------------------------------------|--------------------|---------------------------|---------------------------|------| | $t_{f(i)}$ | input fall time | V <sub>IL</sub> maximum to<br>V <sub>IH</sub> minimum | - | - | 1.2 | μS | | $t_{f(O)}$ | output fall time | $\begin{split} &C_L \leq 80 \text{ pF}; \ 10 \ \% \ to \ 90 \ \%; \\ &0 \ V \ to \ V_{CC} \end{split}$ | - | - | 0.1 | μS | | $R_{pu}$ | pull-up resistance | connected to V <sub>CC</sub> | 7 | 9 | 11 | kΩ | | $I_{pu}$ | pull-up current | $V_{OH} = 0.9V_{CC}$ ; C = 80 pF | -8 | -6 | -4 | mΑ | | Data line | s to the system: pin I/Ol | JC[4] | | | | | | $V_{OL}$ | LOW-level output voltage | I <sub>OL</sub> = 1 mA | 0 | - | 0.3 | V | | V <sub>OH</sub> | HIGH-level output | no DC load | $0.9V_{DD(INTF)}$ | - | $V_{DD(INTF)} + 0.1$ | V | | | voltage | $I_{OH} \le 40 \mu A; V_{DD(INTF)} > 2 V$ | $0.75V_{DD(INTF)}$ | - | $V_{DD(INTF)} + 0.1$ | V | | | | $I_{OH} \le 20 \mu A; V_{DD(INTF)} < 2 V$ | $0.75V_{DD(INTF)}$ | - | $V_{DD(INTF)} + 0.1$ | V | | $V_{IL}$ | LOW-level input voltage | | -0.3 | - | +0.3V <sub>DD(INTF)</sub> | V | | $V_{IH}$ | HIGH-level input voltage | | $0.7V_{DD(INTF)}$ | - | $V_{DD(INTF)} + 0.3$ | V | | V <sub>hys</sub> | hysteresis voltage | pin I/OUC | - | 0.14V <sub>DD(INTF)</sub> | - | V | | I <sub>IH</sub> | HIGH-level input current | $V_{IH} = V_{DD(INTF)}$ | - | - | 10 | μΑ | | I <sub>IL</sub> | LOW-level input current | $V_{IL} = 0 V$ | - | - | 600 | μΑ | | R <sub>pu</sub> | pull-up resistance | connected to V <sub>DD(INTF)</sub> | 8 | 10 | 12 | kΩ | | $t_{r(i)}$ | input rise time | V <sub>IL</sub> maximum to<br>V <sub>IH</sub> minimum | - | - | 1.2 | μS | | $t_{r(o)}$ | output rise time | $\begin{split} &C_L \leq 30 \text{ pF}; \ 10 \ \% \ to \ 90 \ \%; \\ &0 \ V \ to \ V_{DD(INTF)} \end{split}$ | - | - | 0.1 | μS | | $t_{f(i)}$ | input fall time | V <sub>IL</sub> maximum to<br>V <sub>IH</sub> minimum | - | - | 1.2 | μS | | $t_{f(O)}$ | output fall time | $\begin{split} &C_L \leq 30 \text{ pF}; \ 10 \ \% \ to \ 90 \ \%; \\ &0 \ V \ to \ V_{DD(INTF)} \end{split}$ | - | - | 0.1 | μS | | I <sub>pu</sub> | pull-up current | $V_{OH} = 0.9V_{DD}$ ; C = 30 pF | <b>–1</b> | - | - | mΑ | | Internal o | oscillator | | | | | | | f <sub>osc(int)</sub> | internal oscillator | Shutdown mode | 100 | 150 | 200 | kHz | | | frequency | active state | 2 | 2.7 | 3.2 | MHz | | Reset ou | tput to the card: pin RS | Γ | | | | | | Vo | output voltage | Shutdown mode | | | | | | | | no load | 0 | - | 0.1 | V | | | | I <sub>o</sub> = 1 mA | 0 | - | 0.3 | V | | Io | output current | Shutdown mode; pin RST grounded | - | - | -1 | mA | | t <sub>d</sub> | delay time | between pins RSTIN and<br>RST; RST enabled | - | - | 2 | μS | Table 7. Characteristics of IC supply voltage ...continued $V_{DDP} = 5 \text{ V}; V_{DD} = 3.3 \text{ V}; V_{DD(INTF)} = 3.3 \text{ V}; f_{xtal} = 10 \text{ MHz}; GND = 0 \text{ V}; T_{amb} = 25 \text{ }^{\circ}\text{C}; unless otherwise specified.}$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |------------------|---------------------------|----------------------------------------|--------------|--------------------------|----------------------------|----------------------|------| | V <sub>OL</sub> | LOW-level output | $I_{OL} = 200 \mu A; V_{CC} = +5 V$ | | 0 | - | 0.3 | V | | | voltage | $I_{OL} = 200 \mu A; V_{CC} = +3 V$ | | 0 | - | 0.2 | V | | | | current limit I <sub>OL</sub> = 20 mA | , | V <sub>CC</sub> – 0.4 | - | V <sub>CC</sub> | V | | V <sub>OH</sub> | HIGH-level output | I <sub>OH</sub> = -200 μA | ( | 0.9V <sub>CC</sub> | - | V <sub>CC</sub> | V | | | voltage | current limit I <sub>OH</sub> = −20 mA | ( | 0 | - | 0.4 | V | | t <sub>r</sub> | rise time | C <sub>L</sub> = 100 pF | | - | - | 0.1 | μS | | t <sub>f</sub> | fall time | C <sub>L</sub> = 100 pF | | - | - | 0.1 | μS | | Clock ou | tput to the card: pin CLF | ( | | | | | | | V <sub>o</sub> | output voltage | Shutdown mode | | | | | | | | | no load | | 0 | - | 0.1 | V | | | | I <sub>o</sub> = 1 mA | | 0 | - | 0.3 | V | | I <sub>o</sub> | output current | Shutdown mode; pin CLK grounded | • | - | - | -1 | mA | | V <sub>OL</sub> | LOW-level output | I <sub>OL</sub> = 200 μA | | 0 | - | 0.3 | V | | | voltage | current limit I <sub>OL</sub> = 70 mA | , | V <sub>CC</sub> – 0.4 | - | V <sub>CC</sub> | V | | V <sub>OH</sub> | HIGH-level output | $I_{OH} = -200 \mu A$ | | 0.9V <sub>CC</sub> | - | V <sub>CC</sub> | V | | | voltage | current limit I <sub>OH</sub> = −70 mA | | 0 | - | 0.4 | V | | t <sub>r</sub> | rise time | C <sub>L</sub> = 30 pF | <u>[5]</u> | - | - | 16 | ns | | t <sub>f</sub> | fall time | C <sub>L</sub> = 30 pF | <u>[5]</u> . | - | - | 16 | ns | | f <sub>CLK</sub> | frequency on pin CLK | operational | | 0 | - | 20 | MHz | | δ | duty cycle | C <sub>L</sub> = 30 pF | [5] | 45 | - | 55 | % | | SR | slew rate | rise and fall; C <sub>L</sub> = 30 pF | | | | | | | | | V <sub>CC</sub> = +5 V | | 0.2 | - | - | V/ns | | | | V <sub>CC</sub> = +3 V | | 0.12 | - | - | V/ns | | Control i | nputs: pins CLKDIV1 and | d RSTIN[6] | | | | | | | $V_{IL}$ | LOW-level input voltage | | | -0.3 | - | $0.3V_{DD(INTF)}$ | V | | $V_{IH}$ | HIGH-level input voltage | | ( | $0.7 V_{DD(INTF)}$ | - | $V_{DD(INTF)} + 0.3$ | V | | $V_{hys}$ | hysteresis voltage | control input | | - | 0.14 V <sub>DD(INTF)</sub> | - | V | | I <sub>IL</sub> | LOW-level input current | $V_{IL} = 0 V$ | | - | - | 1 | μΑ | | I <sub>IH</sub> | HIGH-level input current | $V_{IH} = V_{DD(INTF)}$ | • | - | - | 1 | μΑ | | Control i | nput: pin CMDVCCN[6] | | | | | | | | $V_{IL}$ | LOW-level input voltage | | - | -0.3 | - | $0.3V_{DD(INTF)}$ | V | | $V_{IH}$ | HIGH-level input voltage | | | 0.7V <sub>DD(INTF)</sub> | - | $V_{DD(INTF)} + 0.3$ | V | | V <sub>hys</sub> | hysteresis voltage | control input | | - | 0.14V <sub>DD(INTF)</sub> | - | V | | I <sub>IL</sub> | LOW-level input current | $V_{IL} = 0 V$ | | - | - | 1 | μΑ | | I <sub>IH</sub> | HIGH-level input current | $V_{IH} = V_{DD(INTF)}$ | | - | - | 1 | μΑ | TDA8034T\_TDA8034AT All information provided in this document is subject to legal disclaimers. © NXP B.V. 2011. All rights reserved. Table 7. Characteristics of IC supply voltage ...continued $V_{DDP} = 5 \text{ V}; V_{DD} = 3.3 \text{ V}; V_{DD(INTF)} = 3.3 \text{ V}; f_{xtal} = 10 \text{ MHz}; GND = 0 \text{ V}; T_{amb} = 25 ^{\circ}\text{C}; unless otherwise specified.}$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|---------------------------|-------------------------------------------------------------------|--------------------|---------------------------|----------------------|------| | f <sub>CMDVCCN</sub> | frequency on pin CMDVCCN | | - | - | 100 | Hz | | t <sub>w</sub> | pulse width | 5 V card; Figure 10 | 30 | - | - | ms | | | | 3 V card; <u>Figure 11</u> ,<br><u>Figure 12</u> | - | - | 15 | ms | | Card dete | ection input[6][7] | | | | | | | V <sub>IL</sub> | LOW-level input voltage | | -0.3 | - | $0.3V_{DD(INTF)}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | $0.7V_{DD(INTF)}$ | - | $V_{DD(INTF)} + 0.3$ | V | | V <sub>hys</sub> | hysteresis voltage | pin PRESN | - | 0.14V <sub>DD(INTF)</sub> | - | V | | I <sub>IL</sub> | LOW-level input current | $0 \text{ V} < \text{V}_{\text{IL}} < \text{V}_{\text{DD(INTF)}}$ | - | - | 5 | μΑ | | I <sub>IH</sub> | HIGH-level input current | $0 \text{ V} < V_{IH} < V_{DD(INTF)}$ | - | - | 5 | μΑ | | OFFN out | put[8] | | | | | | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> = 2 mA | 0 | - | 0.3 | V | | V <sub>OH</sub> | HIGH-level output voltage | $I_{OH} = -15 \mu A$ | $0.75V_{DD(INTF)}$ | - | - | V | | R <sub>pu</sub> | pull-up resistance | connected to V <sub>DD(INTF)</sub> | 16 | 20 | 24 | kΩ | <sup>[1]</sup> To meet these specifications, $V_{CC}$ should be decoupled to pin GND using two ceramic multilayer capacitors of low ESR with values of either 100 nF or one 220 nF and one 470 nF. - [2] Using decoupling capacitors of one 220 nF $\pm$ 20 % and one 470 nF $\pm$ 20 %. - [3] Using the integrated 9 k $\Omega$ pull-up resistor connected to V $_{CC}$ . - [4] Using the integrated 10 kΩ pull-up resistor connected to V<sub>DD(INTF)</sub>. - [5] The transition time and the duty factor definitions are shown in Figure 13 on page 19; $\delta$ = t1 / (t1 + t2). - [6] Pins PRESN and CMDVCCN are active LOW; pin RSTIN is active HIGH; see Table 4 for states of pin CLKDIV1. - [7] Pin PRESN has an integrated current source of 1.25 $\mu$ A to $V_{DD(INTF)}$ . - [8] Pin OFFN is an NMOS drain, using an internal 20 k $\Omega$ pull-up resistor connected to $V_{DD(INTF)}$ . Table 8. Protection characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|----------------------|---------------------|------------|-----|-----|------| | $I_{Olim}$ | output current limit | pin I/O | -15 | - | +15 | mA | | | | pin V <sub>CC</sub> | 135 | 175 | 225 | mA | | | | pin CLK | <b>-70</b> | - | +70 | mA | | | | pin RST | -20 | - | +20 | mA | | I <sub>sd</sub> | shutdown current | pin V <sub>CC</sub> | 90 | 120 | 150 | mA | | $T_{sd}$ | shutdown temperature | at die | - | 150 | - | °C | Table 9. Timing characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-------------------|----------------------------------------------------|------|-----|------|------| | t <sub>act</sub> | activation time | see Figure 9 on page 12 | 2090 | - | 4160 | μS | | t <sub>deact</sub> | deactivation time | see Figure 7 on page 10 | 35 | 90 | 250 | μS | | t <sub>d</sub> | delay time | CLK sent to card using an external clock | | | | | | | | t <sub>d(start)</sub> = t3; see Figure 6 on page 9 | 2090 | - | 4112 | μS | | | | t <sub>d(end)</sub> = t5; see Figure 6 on page 9 | 2120 | - | 4160 | μS | | t <sub>deb</sub> | debounce time | pin PRESN | 3.2 | 4.5 | 6.4 | ms | ### 12. Application information ### 13. Package outline SO16: plastic small outline package; 16 leads; body width 3.9 mm SOT109-1 #### Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | | |----------|--------|--------|-------|----------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | SOT109-1 | 076E07 | MS-012 | | | | <del>99-12-27</del><br>03-02-19 | Fig 15. Package outline SOT109-1 (SO16) ### 14. Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365* "Surface mount reflow soldering description". ### 14.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. ### 14.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - · Board specifications, including the board finish, solder masks and vias - · Package footprints, including solder thieves and orientation - The moisture sensitivity level of the packages - Package placement - Inspection and repair - Lead-free soldering versus SnPb soldering #### 14.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - Solder bath specifications, including temperature and impurities ### 14.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 16</u>) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board - Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 10 and 11 Table 10. SnPb eutectic process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C | 3) | | |------------------------|--------------------------------|-------|--| | | Volume (mm³) | | | | | < 350 | ≥ 350 | | | < 2.5 | 235 | 220 | | | ≥ 2.5 | 220 | 220 | | Table 11. Lead-free process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | | |------------------------|---------------------------------|-------------|--------|--| | | Volume (mm <sup>3</sup> ) | | | | | | < 350 | 350 to 2000 | > 2000 | | | < 1.6 | 260 | 260 | 260 | | | 1.6 to 2.5 | 260 | 250 | 245 | | | > 2.5 | 250 | 245 | 245 | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 16. For further information on temperature profiles, refer to Application Note *AN10365* "Surface mount reflow soldering description". ### 15. Abbreviations Table 12. Abbreviations | MasterCard VISA<br>utic Discharge<br>t Series Resistor | |--------------------------------------------------------| | | | t Series Resistor | | | | rged Device Model | | ody Model | | Out | | Model ( | | channel Metal-Oxide Semiconductor | | Reset | | | ## 16. Revision history #### Table 13. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |--------------------------|--------------------------|-------------------------------------------------------------------------------------|---------------|--------------------------| | TDA8034T_TDA8034AT v.3.0 | 20110117 | Product data sheet | - | TDA8034T_TDA8034AT v.2.0 | | Modifications: | TDA80341 | rdering information": t<br>T/C1 and TDA8034AT,<br>in description": Table | /C1 | ated into | | TDA8034T_TDA8034AT v.2.0 | 20101112 | Product data sheet | - | TDA8034T_TDA8034AT_1 | | Modifications: | Table note<br>Table note | in description": [5] V <sub>DD</sub> changed into [6] added X1UC, AUX2UC refe | , | e [6] | | TDA8034T_TDA8034AT_1 | 20100205 | Product data sheet | - | - | ### 17. Legal information #### 17.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com. #### 17.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. **Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 17.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. # **TDA8034T; TDA8034AT** #### Smart card interface **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. #### 17.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 18. Contact information For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a> For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> ### 19. Tables | 1 | General description | . 1 | |------|-------------------------------|-----| | 2 | Features and benefits | . 1 | | 3 | Applications | . 1 | | 4 | Quick reference data | . 2 | | 5 | Ordering information | . 2 | | 6 | Block diagram | . 3 | | 7 | Pinning information | . 4 | | 7.1 | Pinning | | | 7.2 | Pin description | . 4 | | 8 | Functional description | . 5 | | 8.1 | Power supplies | . 5 | | 8.2 | Voltage supervisor | | | 8.3 | Clock circuits | | | 8.4 | Input and output circuits | | | 8.5 | Shutdown mode | | | 8.6 | Activation sequence | | | 8.7 | Deactivation sequence | | | 8.8 | V <sub>CC</sub> regulator | | | 8.9 | Fault detection | 10 | | 8.10 | Automatic determining of card | | | | supply voltage | | | 9 | Limiting values | 13 | | 10 | Thermal characteristics | 13 | | 11 | Characteristics | 14 | | 12 | Application information | 19 | | 13 | Package outline | 20 | | 14 | Soldering of SMD packages | 21 | | 14.1 | Introduction to soldering | 21 | | 14.2 | Wave and reflow soldering | 21 | | 14.3 | Wave soldering | 21 | | 14.4 | Reflow soldering | 22 | | 15 | Abbreviations | 23 | | 16 | Revision history | 24 | | 17 | Legal information | 25 | | 17.1 | Data sheet status | 25 | | 17.2 | Definitions | 25 | | 17.3 | Disclaimers | 25 | | 17.4 | Trademarks | 26 | | 18 | Contact information | 26 | | 19 | Tables | 27 | | 20 | Figures | 28 | | 21 | Contents | 20 | # **TDA8034T; TDA8034AT** ### **NXP Semiconductors** **Smart card interface** # 20. Figures | Fig 1. | Block diagram3 | |---------|--------------------------------------------------------------------------| | Fig 2. | Pin configuration (SO16) | | Fig 3. | Voltage supervisor circuit5 | | Fig 4. | Voltage supervisor waveforms6 | | Fig 5. | Basic layout for using an external clock | | Fig 6. | Activation sequence at t39 | | Fig 7. | Deactivation sequence10 | | Fig 8. | Emergency deactivation sequence after card | | | removal | | Fig 9. | Operation of debounce feature with pins | | | OFFN, CMDVCCN, PRESN and V <sub>CC</sub> | | Fig 10. | Card activation, $V_{CC} = 5 \text{ V}$ , $t0 > 30 \text{ ms.} \dots 12$ | | Fig 11. | Card activation, $V_{CC} = 3 \text{ V}$ , $t0 < 15 \text{ ms.} \dots 12$ | | Fig 12. | Card activation, $V_{CC} = 3 \text{ V}$ , $t0 > 15 \text{ ms.} \dots 13$ | | Fig 13. | Definition of output and input transition times 19 | | Fig 14. | Application diagram | | Fig 15. | Package outline SOT109-1 (SO16)20 | | Fig 16. | Temperature profiles for large and small | | | components | ### 21. Contents | 1 | General description | | |--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------| | 2 | Features and benefits | . 1 | | 3 | Applications | . 1 | | 4 | Quick reference data | . 2 | | 5 | Ordering information | . 2 | | 6 | Block diagram | . 3 | | 7 | Pinning information | . 4 | | 7.1 | Pinning | . 4 | | 7.2 | Pin description | . 4 | | 8 | Functional description | . 5 | | 8.1 | Power supplies | . 5 | | 8.2 | Voltage supervisor | | | 8.3 | Clock circuits | . 6 | | 8.4 | Input and output circuits | . 7 | | 8.5 | Shutdown mode | . 8 | | 8.6 | Activation sequence | . 8 | | 8.7 | Deactivation sequence | . 9 | | 8.8 | V <sub>CC</sub> regulator | 10 | | 8.9 | Fault detection | 10 | | 8.10 | Automatic determining of card supply voltage | 12 | | 9 | Limiting values | 13 | | 10 | Thermal characteristics | 13 | | 11 | Characteristics | 14 | | | Cital acteristics | 14 | | 12 | Application information | 19 | | 12<br>13 | | | | | Application information | 19 | | 13 | Application information | 19<br>20<br>21<br>21 | | 13<br>14 | Application information Package outline Soldering of SMD packages | 19<br>20<br>21 | | 13<br>14<br>14.1 | Application information Package outline Soldering of SMD packages Introduction to soldering | 19<br>20<br>21<br>21 | | 13<br>14<br>14.1<br>14.2 | Application information | 19<br>20<br>21<br>21<br>21 | | 13<br>14<br>14.1<br>14.2<br>14.3 | Application information Package outline Soldering of SMD packages Introduction to soldering Wave and reflow soldering Wave soldering | 19<br>20<br>21<br>21<br>21<br>21 | | 13<br>14<br>14.1<br>14.2<br>14.3<br>14.4 | Application information. Package outline | 19<br>20<br>21<br>21<br>21<br>21<br>22 | | 13<br>14<br>14.1<br>14.2<br>14.3<br>14.4 | Application information. Package outline Soldering of SMD packages Introduction to soldering. Wave and reflow soldering. Wave soldering. Reflow soldering. Abbreviations. | 19<br>20<br>21<br>21<br>21<br>21<br>22<br>23 | | 13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15 | Application information. Package outline Soldering of SMD packages Introduction to soldering Wave and reflow soldering Wave soldering Reflow soldering Reflow soldering Revision history Legal information | 19<br>20<br>21<br>21<br>21<br>21<br>22<br>23<br>24 | | 13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15<br>16<br>17 | Application information. Package outline Soldering of SMD packages Introduction to soldering Wave and reflow soldering Wave soldering Reflow soldering Abbreviations Revision history | 19<br>20<br>21<br>21<br>21<br>22<br>23<br>24<br>25 | | 13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15<br>16<br>17 | Application information. Package outline. Soldering of SMD packages Introduction to soldering. Wave and reflow soldering. Wave soldering. Reflow soldering. Abbreviations. Revision history. Legal information. Data sheet status. | 19<br>20<br>21<br>21<br>21<br>22<br>23<br>24<br>25 | | 13 14 14.1 14.2 14.3 14.4 15 16 17 17.1 17.2 | Application information. Package outline Soldering of SMD packages Introduction to soldering. Wave and reflow soldering. Wave soldering. Reflow soldering. Abbreviations. Revision history. Legal information. Data sheet status. Definitions. | 19<br>20<br>21<br>21<br>21<br>22<br>23<br>24<br>25<br>25 | | 13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15<br>16<br>17<br>17.1<br>17.2<br>17.3 | Application information. Package outline. Soldering of SMD packages Introduction to soldering. Wave and reflow soldering. Wave soldering. Reflow soldering. Reflow soldering. Abbreviations. Revision history. Legal information. Data sheet status. Definitions. Disclaimers. | 19<br>20<br>21<br>21<br>21<br>22<br>23<br>24<br>25<br>25<br>25 | | 13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15<br>16<br>17<br>17.1<br>17.2<br>17.3<br>17.4 | Application information. Package outline Soldering of SMD packages Introduction to soldering. Wave and reflow soldering. Wave soldering. Reflow soldering. Abbreviations. Revision history. Legal information. Data sheet status Definitions. Disclaimers. Trademarks. | 19<br>20<br>21<br>21<br>21<br>22<br>23<br>24<br>25<br>25<br>25<br>25<br>26 | | 13<br>14<br>14.1<br>14.2<br>14.3<br>14.4<br>15<br>16<br>17<br>17.1<br>17.2<br>17.3<br>17.4 | Application information. Package outline Soldering of SMD packages Introduction to soldering Wave and reflow soldering Wave soldering Reflow soldering Reflow soldering Revision history Legal information Data sheet status Definitions Disclaimers Trademarks Contact information. | 19<br>20<br>21<br>21<br>21<br>22<br>23<br>24<br>25<br>25<br>25<br>26<br>26<br>27 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.