# LOW-POWER SINGLE AND DUAL-CHANNEL **DIGITAL ISOLATORS** #### **Features** - High-speed operation - DC to 150 Mbps - No start-up initialization required - Wide Operating Supply Voltage: Precise timing (typical) 2.70-5.5 V - Ultra low power (typical) 5 V Operation: - < 2.1 mA per channel at 1 Mbps - < 6 mA per channel at 100 Mbps 2.70 V Operation: - < 1.8 mA per channel at 1 Mbps ■ - < 4 mA per channel at 100 Mbps</li> - High electromagnetic immunity - Up to 2500 V<sub>RMS</sub> isolation - 60-year life at rated working voltage - - <10 ns worst case</li> - 1.5 ns pulse width distortion - 0.5 ns channel-channel skew - 2 ns propagation delay skew - 6 ns minimum pulse width - Transient Immunity 25 kV/µs - Wide temperature range - -40 to 125 °C at 150 Mbps - RoHS-compliant packages - SOIC-8 narrow body **Ordering Information:** See page 25. ### **Applications** - Industrial automation systems - Hybrid electric vehicles - Isolated switch mode supplies - Isolated ADC, DAC - Motor control - Power inverters - Communications systems #### Safety Regulatory Approvals - UL 1577 recognized - Up to 2500 V<sub>RMS</sub> for 1 minute - CSA component notice 5A approval - IEC 60950-1, 61010-1 (reinforced insulation) - VDE certification conformity - IEC 60747-5-2 (VDE0884 Part 2) #### **Description** Silicon Lab's family of ultra-low-power digital isolators are CMOS devices offering substantial data rate, propagation delay, power, size, reliability, and external BOM advantages when compared to legacy isolation technologies. The operating parameters of these products remain stable across wide temperature ranges throughout their service life. For ease of design, only VDD bypass capacitors are required. Data rates up to 150 Mbps are supported, and all devices achieve worstcase propagation delays of less than 10 ns. All products are safety certified by UL, CSA, and VDE and support withstand voltages of up to 2.5 kVrms. These devices are available in an 8-pin narrow-body SOIC package. # TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |-----------------------------------------------------------------|-------------| | 1. Electrical Specifications | 4 | | 2. Functional Description | | | 2.1. Theory of Operation | | | 2.2. Eye Diagram | 18 | | 2.3. Device Operation | 19 | | 2.4. Layout Recommendations | | | 2.5. Typical Performance Characteristics | 21 | | 3. Errata and Design Migration Guidelines | 23 | | 3.1. Power Supply Bypass Capacitors (Revision C and Revision D) | 23 | | 3.2. Latch Up Immunity (Revision C Only) | 23 | | 4. Pin Descriptions | | | 5. Ordering Guide | | | 6. Package Outline: 8-Pin Narrow Body SOIC | | | 7. Land Pattern: 8-Pin Narrow Body SOIC | | | 8. Top Marking: 8-Pin Narrow Body SOIC | | | 8.1. 8-Pin Narrow Body SOIC Top Marking | | | 8.2. Top Marking Explanation | | | Document Change List | | | Contact Information | | ### 1. Electrical Specifications **Table 1. Recommended Operating Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------|------------------|----------------------|------|-----|-----|------| | Ambient Operating Temperature* | T <sub>A</sub> | 150 Mbps, 15 pF, 5 V | -40 | 25 | 125 | C° | | Supply Voltage | V <sub>DD1</sub> | | 2.70 | _ | 5.5 | V | | | $V_{DD2}$ | | 2.70 | _ | 5.5 | V | \*Note: The maximum ambient temperature is dependent upon data frequency, output loading, the number of operating channels, and supply voltage. ### Table 2. Absolute Maximum Ratings<sup>1</sup> | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------|--------------------|------|-----|-----------------------|-----------| | Storage Temperature <sup>2</sup> | T <sub>STG</sub> | -65 | _ | 150 | C° | | Operating Temperature | T <sub>A</sub> | -40 | _ | 125 | C° | | Supply Voltage (Revision C) <sup>3</sup> | $V_{DD1}, V_{DD2}$ | -0.5 | _ | 5.75 | V | | Supply Voltage (Revision D) <sup>3</sup> | $V_{DD1}, V_{DD2}$ | -0.5 | _ | 6.0 | V | | Input Voltage | V <sub>I</sub> | -0.5 | _ | V <sub>DD</sub> + 0.5 | V | | Output Voltage | Vo | -0.5 | _ | V <sub>DD</sub> + 0.5 | V | | Output Current Drive Channel | Io | _ | _ | 10 | mA | | Lead Solder Temperature (10 s) | | _ | | 260 | C° | | Maximum Isolation Voltage (1 s) | | _ | _ | 3600 | $V_{RMS}$ | #### Notes: - 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to conditions as specified in the operational sections of this data sheet. - 2. VDE certifies storage temperature from -40 to 150 °C. - 3. See "5. Ordering Guide" on page 25 for more information. **Table 3. Electrical Characteristics** $(V_{DD1} = 5 \text{ V } \pm 10\%, V_{DD2} = 5 \text{ V } \pm 10\%, T_A = -40 \text{ to } 125 \text{ }^{\circ}\text{C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|-----------------|-----------------------|--------------------------|------------|-------|------| | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | _ | _ | V | | Low Level Input Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = -4 mA | $V_{DD1}, V_{DD2} - 0.4$ | 4.8 | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | lol = 4 mA | _ | 0.2 | 0.4 | V | | Input Leakage Current | Ι <sub>L</sub> | | _ | _ | ±10 | μA | | Output Impedance <sup>1</sup> | Z <sub>O</sub> | | _ | 85 | _ | Ω | | | C Supply | Current (All inputs 0 | V or at Supply) | | | | | Si8410Ax, Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 8.0 | 1.2 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 0.8 | 1.2 | mΑ | | $V_{DD1}$ | | All inputs 1 DC | _ | 1.8 | 2.7 | | | $V_{DD2}$ | | All inputs 1 DC | _ | 8.0 | 1.2 | | | Si8420Ax, Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 1.0 | 1.5 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 1.3 | 2.0 | mΑ | | $V_{DD1}$ | | All inputs 1 DC | _ | 3.0 | 4.5 | | | $V_{DD2}$ | | All inputs 1 DC | _ | 1.4 | 2.1 | | | Si8421Ax, Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 1.3 | 2.0 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 1.3 | 2.0 | mΑ | | $V_{\mathrm{DD1}}^{-1}$ | | All inputs 1 DC | _ | 2.3 | 3.5 | | | $V_{DD2}$ | | All inputs 1 DC | _ | 2.3 | 3.5 | | | 1 Mbps Supply Cu | rrent (All inp | outs = 500 kHz squa | re wave, CI = 15 pF | on all out | puts) | | | Si8410Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 1.3 | 2.0 | mA | | $V_{DD2}$ | | | _ | 0.9 | 1.4 | | | Si8420Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 2.0 | 3.0 | mΑ | | $V_{DD2}$ | | | _ | 1.6 | 2.4 | | | Si8421Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 1.9 | 2.9 | mA | | $V_{\mathrm{DD2}}$ | | | _ | 1.9 | 2.9 | | | Notes: | 1 | | | | l | L | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. $t_{PSK(P-P)}$ is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. Start-up time is the time period from the application of power to valid data at the output. #### Table 3. Electrical Characteristics (Continued) $(V_{DD1} = 5 \text{ V } \pm 10\%, V_{DD2} = 5 \text{ V } \pm 10\%, T_A = -40 \text{ to } 125 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-------------------------------------|--------------------|---------------------|--------------|---------|------| | 10 Mbps Supply | Current (All in | nputs = 5 MHz squa | re wave, CI = 15 pl | F on all out | puts) | | | Si8410Bx | | | | | | | | $V_{DD1}$ | | | _ | 1.3 | 2.0 | mA | | $V_{DD2}$ | | | _ | 1.2 | 1.8 | | | Si8420Bx | | | | | | | | $V_{DD1}$ | | | _ | 2.0 | 3.0 | mA | | $V_{DD2}$ | | | _ | 2.1 | 3.2 | | | Si8421Bx | | | | | | | | $V_{DD1}$ | | | _ | 2.2 | 3.3 | mA | | $V_{DD2}$ | | | _ | 2.2 | 3.3 | | | 100 Mbps Supply | <b>y Current</b> (All in | nputs = 50 MHz squ | are wave, CI = 15 p | pF on all ou | ıtputs) | | | Si8410Bx | | | | | | | | $V_{DD1}$ | | | _ | 1.4 | 2.1 | mA | | $V_{DD2}$ | | | _ | 4.6 | 5.8 | | | Si8420Bx | | | | | | | | $V_{DD1}$ | | | _ | 2.2 | 3.3 | mA | | $V_{DD2}$ | | | _ | 9.2 | 11.5 | | | Si8421Bx | | | | | | | | $V_{DD1}$ | | | _ | 5.8 | 7.3 | mA | | $V_{DD2}$ | | | _ | 5.8 | 7.3 | | | | 7 | Timing Characteris | tics | | | | | Si8410Ax, Si8420Ax, Si8421 | Ax | | | | | | | Maximum Data Rate | | | 0 | _ | 1.0 | Mbps | | Minimum Pulse Width | | | _ | _ | 250 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 1 | _ | _ | 35 | ns | | Pulse Width Distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | See Figure 1 | _ | _ | 25 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub> | | _ | _ | 40 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | _ | 35 | ns | | Notes: | | | | 1 | 1 | 1 | - 1. The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. Start-up time is the time period from the application of power to valid data at the output. #### **Table 3. Electrical Characteristics (Continued)** $(V_{DD1} = 5 \text{ V} \pm 10\%, V_{DD2} = 5 \text{ V} \pm 10\%, T_A = -40 \text{ to } 125 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------|-------------------------------------|------------------------|-----|-----|-----|-------| | Si8410Bx, Si8420Bx, Si8421B | K | | | | l. | I | | Maximum Data Rate | | | 0 | _ | 150 | Mbps | | Minimum Pulse Width | | | _ | _ | 6.0 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 1 | 3.0 | 6.0 | 9.5 | ns | | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | See Figure 1 | _ | 1.5 | 2.5 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub> | | _ | 2.0 | 3.0 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | 0.5 | 1.8 | ns | | All Models | • | | | | • | • | | Output Rise Time | t <sub>r</sub> | C <sub>L</sub> = 15 pF | _ | 3.8 | 5.0 | ns | | Output Fall Time | t <sub>f</sub> | C <sub>L</sub> = 15 pF | _ | 2.8 | 3.7 | ns | | Common Mode Transient<br>Immunity | CMTI | $V_I = V_{DD}$ or 0 V | _ | 25 | _ | kV/μs | | Start-up Time <sup>3</sup> | t <sub>SU</sub> | | _ | 15 | 40 | μs | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. Start-up time is the time period from the application of power to valid data at the output. Figure 1. Propagation Delay Timing **Table 4. Electrical Characteristics** (V<sub>DD1</sub> = 3.3 V $\pm 10\%$ , V<sub>DD2</sub> = 3.3 V $\pm 10\%$ , T<sub>A</sub> = -40 to 125 °C) | | | Test Condition | Min | Тур | Max | Unit | |-------------------------------|-----------------|----------------------|--------------------------|------------|-------|------| | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | _ | _ | V | | Low Level Input Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = -4 mA | $V_{DD1}, V_{DD2} - 0.4$ | 3.1 | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | lol = 4 mA | _ | 0.2 | 0.4 | V | | nput Leakage Current | IL | | _ | _ | ±10 | μΑ | | Output Impedance <sup>1</sup> | Z <sub>O</sub> | | _ | 85 | _ | Ω | | D | C Supply C | urrent (All inputs 0 | V or at supply) | | 1 | | | Si8410Ax, Bx | | | | | | | | $V_{ m DD1}$ | | All inputs 0 DC | _ | 0.8 | 1.2 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 8.0 | 1.2 | mA | | $V_{\mathrm{DD1}}^{}$ | | All inputs 1 DC | _ | 1.8 | 2.7 | | | $V_{DD2}^{}$ | | All inputs 1 DC | _ | 0.8 | 1.2 | | | Si8420Ax, Bx | | | | | | | | V <sub>DD1</sub> | | All inputs 0 DC | _ | 1.0 | 1.5 | | | V <sub>DD2</sub> | | All inputs 0 DC | _ | 1.3 | 2.0 | mA | | V <sub>DD1</sub> | | All inputs 1 DC | _ | 3.0 | 4.5 | | | $V_{\mathrm{DD2}}$ | | All inputs 1 DC | _ | 1.4 | 2.1 | | | Si8421Ax, Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 1.3 | 2.0 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 1.3 | 2.0 | mA | | $V_{\rm DD1}$ | | All inputs 1 DC | _ | 2.3 | 3.5 | | | $V_{DD2}$ | | All inputs 1 DC | _ | 2.3 | 3.5 | | | 1 Mbps Supply Curi | rent (All inpu | ts = 500 kHz squar | e wave, CI = 15 pF | on all out | puts) | • | | Si8410Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 1.3 | 2.0 | mA | | $V_{DD2}$ | | | _ | 0.9 | 1.4 | | | Si8420Ax, Bx | | | | | | | | $V_{ m DD1}$ | | | _ | 2.0 | 3.0 | mA | | V <sub>DD2</sub> | | | _ | 1.6 | 2.4 | | | Si8421Ax, Bx | | | | | | | | V <sub>DD1</sub> | | | _ | 1.9 | 2.9 | mA | | V <sub>DD2</sub> | | | _ | 1.9 | 2.9 | | #### Notes - 1. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. Start-up time is the time period from the application of power to valid data at the output. #### **Table 4. Electrical Characteristics (Continued)** $(V_{DD1} = 3.3 \text{ V} \pm 10\%, V_{DD2} = 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 125 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------------------|-------------------------------------|----------------------|---------------------|-------------|------------|------| | 10 Mbps Supply | Current (All inp | uts = 5 MHz squar | e wave, CI = 15 pF | on all outp | outs) | | | Si8410Bx | | | | | | | | $V_{DD1}$ | | | _ | 1.3 | 2.0 | mA | | $V_{DD2}$ | | | _ | 1.2 | 1.8 | | | Si8420Bx | | | | | | | | $V_{DD1}$ | | | _ | 2.0 | 3.0 | mA | | $V_{DD2}$ | | | _ | 2.1 | 3.2 | | | Si8421Bx | | | | 0.0 | 0.0 | | | $V_{DD1}$ | | | _ | 2.2<br>2.2 | 3.3<br>3.3 | mA | | V <sub>DD2</sub> | | | | | | | | 100 Mbps Supply | Current (All inp | uts = 50 MHz squa | ire wave, CI = 15 p | or all ou | tputs) | 1 | | Si8410Bx | | | | 4.0 | 0.0 | | | $V_{DD1}$ | | | _ | 1.3<br>3.3 | 2.0<br>4.9 | mA | | $V_{DD2}$ | | | _ | 3.3 | 4.9 | | | Si8420Bx | | | | 2.0 | 2.0 | Л | | $V_{DD1}$ | | | _ | 2.0<br>6.5 | 3.0<br>8.1 | mA | | V <sub>DD2</sub> | | | | 0.5 | 0.1 | | | Si8421Bx | | | | 4.4 | 5.5 | mA | | V <sub>DD1</sub> | | | _ | 4.4<br>4.4 | 5.5 | IIIA | | $V_{DD2}$ | Tin | ning Characteristi | ios | | 0.0 | | | 0:01404 0:01004 0:01014 | | illing Characteristi | | | | | | Si8410Ax, Si8420Ax, Si8421A | X | | 1 - | | | 1 | | Maximum Data Rate | | | 0 | _ | 1.0 | Mbps | | Minimum Pulse Width | | | _ | _ | 250 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 1 | _ | _ | 35 | ns | | Pulse Width Distortion | PWD | See Figure 1 | _ | _ | 25 | ns | | t <sub>PLH</sub> - t <sub>PHL</sub> <br>Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub> | | _ | _ | 40 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | _ | 35 | ns | | Notes: | 1 . 5 | | 1 | | | 1 | - 1. The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , $\pm 40\%$ , which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. Start-up time is the time period from the application of power to valid data at the output. # Si8410/20/21 #### Table 4. Electrical Characteristics (Continued) $(V_{DD1} = 3.3 \text{ V} \pm 10\%, V_{DD2} = 3.3 \text{ V} \pm 10\%, T_A = -40 \text{ to } 125 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------|-------------------------------------|------------------------|-----|-----|-----|-------| | Si8410Bx, Si8420Bx, Si8421B | x | | | II. | | | | Maximum Data Rate | | | 0 | _ | 150 | Mbps | | Minimum Pulse Width | | | _ | _ | 6.0 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 1 | 3.0 | 6.0 | 9.5 | ns | | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | See Figure 1 | _ | 1.5 | 2.5 | ns | | Propagation Delay Skew <sup>2</sup> | t <sub>PSK(P-P)</sub> | | _ | 2.0 | 3.0 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | 0.5 | 1.8 | ns | | All Models | · | | | 1 | • | | | Output Rise Time | t <sub>r</sub> | C <sub>L</sub> = 15 pF | _ | 4.3 | 6.1 | ns | | Output Fall Time | t <sub>f</sub> | C <sub>L</sub> = 15 pF | _ | 3.0 | 4.3 | ns | | Common Mode Transient<br>Immunity | CMTI | $V_I = V_{DD}$ or 0 V | _ | 25 | _ | kV/µs | | Start-up Time <sup>3</sup> | t <sub>SU</sub> | | _ | 15 | 40 | μs | | N | | | l . | • | | • | #### Notes: - 1. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - 2. $t_{PSK(P-P)}$ is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 3. Start-up time is the time period from the application of power to valid data at the output. Table 5. Electrical Characteristics<sup>1</sup> (V<sub>DD1</sub> = 2.70 V, V<sub>DD2</sub> = 2.70 V, $T_A$ = -40 to 125 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------|-----------------|----------------------|--------------------------|-------------|-------|-------| | High Level Input Voltage | V <sub>IH</sub> | | 2.0 | _ | _ | V | | Low Level Input Voltage | V <sub>IL</sub> | | _ | _ | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | loh = -4 mA | $V_{DD1}, V_{DD2} - 0.4$ | 2.3 | _ | V | | Low Level Output Voltage | V <sub>OL</sub> | lol = 4 mA | _ | 0.2 | 0.4 | V | | Input Leakage Current | Ι <sub>L</sub> | | _ | _ | ±10 | μΑ | | Output Impedance <sup>2</sup> | Z <sub>O</sub> | | _ | 85 | _ | Ω | | D | C Supply C | urrent (All inputs 0 | V or at supply) | | | I | | Si8410Ax, Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 8.0 | 1.2 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 8.0 | 1.2 | mA | | $V_{DD1}$ | | All inputs 1 DC | _ | 1.8 | 2.7 | '''' | | $V_{DD2}$ | | All inputs 1 DC | _ | 8.0 | 1.2 | | | Si8420Ax, Bx | | | | | | | | $V_{DD1}$ | | All inputs 0 DC | _ | 1.0 | 1.5 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 1.3 | 2.0 | mA | | $V_{DD1}$ | | All inputs 1 DC | _ | 3.0 | 4.5 | IIIA | | V <sub>DD2</sub> | | All inputs 1 DC | _ | 1.4 | 2.1 | | | Si8421Ax, Bx | | | | | | | | $V_{\mathrm{DD1}}$ | | All inputs 0 DC | _ | 1.3 | 2.0 | | | $V_{DD2}$ | | All inputs 0 DC | _ | 1.3 | 2.0 | mA | | $V_{\rm DD1}$ | | All inputs 1 DC | _ | 2.3 | 3.5 | IIIA | | $V_{DD2}$ | | All inputs 1 DC | _ | 2.3 | 3.5 | | | 1 Mbps Supply Curi | rent (All inpu | uts = 500 kHz squar | e wave, CI = 15 pF | on all outp | outs) | | | Si8410Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 1.3 | 2.0 | mA | | $V_{\mathrm{DD2}}^{-1}$ | | | _ | 0.9 | 1.4 | 1117 | | Si8420Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 2.0 | 3.0 | mA | | $V_{DD2}$ | | | _ | 1.6 | 2.4 | ''' | | Si8421Ax, Bx | | | | | | | | $V_{DD1}$ | | | _ | 1.9 | 2.9 | mA | | $V_{DD2}$ | | | _ | 1.9 | 2.9 | 111/5 | #### Notes: - 1. Specifications in this table are also valid at VDD1 = 2.6 V and VDD2 = 2.6 V when the operating temperature range is constrained to $T_A = 0$ to 85 °C. - 2. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - **3.** t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 4. Start-up time is the time period from the application of power to valid data at the output. ### Table 5. Electrical Characteristics<sup>1</sup> (Continued) $(V_{DD1} = 2.70 \text{ V}, V_{DD2} = 2.70 \text{ V}, T_A = -40 \text{ to } 125 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------|-------------------------------------|---------------------|---------------------|-------------|------------|------| | 10 Mbps Supply | Current (All inp | outs = 5 MHz square | e wave, CI = 15 pl | on all outp | outs) | | | Si8410Bx | | | | | | | | $V_{DD1}$ | | | _ | 1.3 | 2.0 | mA | | $V_{DD2}$ | | | _ | 1.2 | 1.8 | | | Si8420Bx | | | | | | | | $V_{DD1}$ | | | _ | 2.0<br>2.1 | 3.0<br>3.2 | mA | | V <sub>DD2</sub> | | | _ | 2.1 | 3.2 | | | Si8421Bx | | | | 2.2 | 3.3 | | | V <sub>DD1</sub> | | | _ | 2.2 | 3.3 | mA | | V <sub>DD2</sub> | Current (All inc | outs = 50 MHz squa | ro wovo CI – 15 r | | | | | | Current (All Inf | ouis = 50 Minz Squa | ile wave, Ci = 15 μ | or on an ou | ipuis) | 1 | | Si8410Bx | | | | 1.3 | 2.0 | | | $V_{DD1}$ $V_{DD2}$ | | | _ | 2.7 | 4.0 | mA | | Si8420Bx | | | | 2.1 | 4.0 | + | | V <sub>DD1</sub> | | | | 2.0 | 3.0 | | | V <sub>DD2</sub> | | | _ | 5.2 | 6.5 | mA | | Si8421Bx | | | | | | + | | V <sub>DD1</sub> | | | _ | 3.7 | 4.6 | | | V <sub>DD2</sub> | | | _ | 3.7 | 4.6 | mA | | | Ti | ming Characteristi | ics | | | | | Si8410Ax, Si8420Ax, Si8421A | Λx | | | | | | | Maximum Data Rate | | | 0 | _ | 1.0 | Mbps | | Minimum Pulse Width | | | _ | _ | 250 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 1 | _ | _ | 35 | ns | | Pulse Width Distortion<br> t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | See Figure 1 | _ | _ | 25 | ns | | Propagation Delay Skew <sup>3</sup> | t <sub>PSK(P-P)</sub> | | _ | _ | 40 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | _ | 35 | ns | | Notos | 1 | | <u> </u> | L | <u>I</u> | | #### Notes - 1. Specifications in this table are also valid at VDD1 = 2.6 V and VDD2 = 2.6 V when the operating temperature range is constrained to $T_A = 0$ to 85 °C. - 2. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - **3.** t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 4. Start-up time is the time period from the application of power to valid data at the output. ### Table 5. Electrical Characteristics<sup>1</sup> (Continued) $(V_{DD1} = 2.70 \text{ V}, V_{DD2} = 2.70 \text{ V}, T_A = -40 \text{ to } 125 \text{ °C})$ | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------------------|-------------------------------------|------------------------|-----|-----|-----|-------| | Si8410Bx, Si8420Bx, Si8421B | x | | | • | • | | | Maximum Data Rate | | | 0 | _ | 150 | Mbps | | Minimum Pulse Width | | | _ | _ | 6.0 | ns | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | See Figure 1 | 3.0 | 6.0 | 9.5 | ns | | Pulse Width Distortion t <sub>PLH</sub> - t <sub>PHL</sub> | PWD | See Figure 1 | _ | 1.5 | 2.5 | ns | | Propagation Delay Skew <sup>3</sup> | t <sub>PSK(P-P)</sub> | | _ | 2.0 | 3.0 | ns | | Channel-Channel Skew | t <sub>PSK</sub> | | _ | 0.5 | 1.8 | ns | | All Models | • | | | | | • | | Output Rise Time | t <sub>r</sub> | C <sub>L</sub> = 15 pF | _ | 4.8 | 6.5 | ns | | Output Fall Time | t <sub>f</sub> | C <sub>L</sub> = 15 pF | _ | 3.2 | 4.6 | ns | | Common Mode Transient<br>Immunity | СМТІ | $V_I = V_{DD}$ or 0 V | _ | 25 | _ | kV/μs | | Start-up Time <sup>4</sup> | t <sub>SU</sub> | | _ | 15 | 40 | μs | #### Notes - 1. Specifications in this table are also valid at VDD1 = 2.6 V and VDD2 = 2.6 V when the operating temperature range is constrained to $T_A = 0$ to 85 °C. - 2. The nominal output impedance of an isolator driver channel is approximately 85 Ω, ±40%, which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. - **3.** t<sub>PSK(P-P)</sub> is the magnitude of the difference in propagation delay times measured between different units operating at the same supply voltages, load, and ambient temperature. - 4. Start-up time is the time period from the application of power to valid data at the output. #### Table 6. Regulatory Information\* #### **CSA** The Si84xx is certified under CSA Component Acceptance Notice 5A. For more details, see File 232873. 61010-1: Up to 300 $V_{RMS}$ reinforced insulation working voltage; up to 600 $V_{RMS}$ basic insulation working voltage. 60950-1: Up to 130 V<sub>RMS</sub> reinforced insulation working voltage; up to 600 V<sub>RMS</sub> basic insulation working voltage. #### **VDE** The Si84xx is certified according to IEC 60747-5-2. For more details, see File 5006301-4880-0001. 60747-5-2: Up to 560 V<sub>peak</sub> for basic insulation working voltage. #### UL The Si84xx is certified under UL1577 component recognition program. For more details, see File E257455. Rated up to 2500 V<sub>RMS</sub> isolation voltage for basic insulation. \*Note: Regulatory Certifications apply to 2.5 kV<sub>RMS</sub> rated devices which are production tested to 3.0 kV<sub>RMS</sub> for 1 sec. For more information, see "5. Ordering Guide" on page 25. **Table 7. Insulation and Safety-Related Specifications** | Parameter | Symbol | Test Condition | Value | Unit | |---------------------------------------------------|-----------------|----------------|------------------|------------------| | Nominal Air Gap (Clearance) <sup>1</sup> | L(IO1) | | 4.9 | mm | | Nominal External Tracking (Creepage) <sup>1</sup> | L(IO2) | | 4.01 | mm | | Minimum Internal Gap (Internal Clearance) | | | 0.008 | mm | | Tracking Resistance<br>(Proof Tracking Index) | PTI | IEC60112 | 600 | V <sub>RMS</sub> | | Erosion Depth | ED | | 0.040 | mm | | Resistance (Input-Output) <sup>2</sup> | R <sub>IO</sub> | | 10 <sup>12</sup> | Ω | | Capacitance (Input-Output) <sup>2</sup> | C <sub>IO</sub> | f = 1 MHz | 1.0 | pF | | Input Capacitance <sup>3</sup> | C <sub>I</sub> | | 4.0 | pF | #### Notes: - 1. The values in this table correspond to the nominal creepage and clearance values as detailed in "6. Package Outline: 8-Pin Narrow Body SOIC" on page 26. VDE certifies the clearance and creepage limits as 4.7 mm minimum for the NB SOIC-8 package. UL does not impose a clearance and creepage minimum for component level certifications. CSA certifies the clearance and creepage limits as 3.9 mm minimum for the NB SOIC-8 package. - 2. To determine resistance and capacitance, the Si84xx is converted into a 2-terminal device. Pins 1–4 are shorted together to form the first terminal and pins 5–8 are shorted together to form the second terminal. The parameters are then measured between these two terminals. - 3. Measured from input pin to ground. Table 8. IEC 60664-1 (VDE 0844 Part 2) Ratings | Parameter | Test Conditions | Specification | |-----------------------------|---------------------------------------------|---------------| | Basic Isolation Group | Material Group | I | | | Rated Mains Voltages ≤ 150 V <sub>RMS</sub> | I-IV | | Installation Classification | Rated Mains Voltages ≤ 300 V <sub>RMS</sub> | 1-111 | | | Rated Mains Voltages ≤ 400 V <sub>RMS</sub> | I-II | | | Rated Mains Voltages ≤ 600 V <sub>RMS</sub> | I-II | Table 9. IEC 60747-5-2 Insulation Characteristics for Si84xxxB\* | Parameter | Symbol | Test Condition | Characteristic | Unit | |-----------------------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------|--------| | Maximum Working Insulation Voltage | V <sub>IORM</sub> | | 560 | V peak | | Input to Output Test Voltage | V <sub>PR</sub> | Method b1 (V <sub>IORM</sub> x 1.875 = V <sub>PR</sub> , 100% Production Test, t <sub>m</sub> = 1 sec, Partial Discharge < 5 pC) | 1050 | V peak | | Transient Overvoltage | V <sub>IOTM</sub> | t = 60 sec | 4000 | V peak | | Pollution Degree (DIN VDE 0110, Table 1) | | | 2 | | | Insulation Resistance at $T_S$ , $V_{IO} = 500 \text{ V}$ | R <sub>S</sub> | | >10 <sup>9</sup> | Ω | \*Note: Maintenance of the safety data is ensured by protective circuits. The Si84xx provides a climate classification of 40/125/21. ### Table 10. IEC Safety Limiting Values<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------------|----------------|--------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Case Temperature | T <sub>S</sub> | | _ | _ | 150 | °C | | Safety input, output, or supply current | I <sub>S</sub> | $\theta_{JA} = 140 \text{ °C/W},$ $V_{I} = 5.5 \text{ V},$ $T_{J} = 150 \text{ °C},$ $T_{A} = 25 \text{ °C}$ | _ | _ | 160 | mA | | Device Power Dissipation <sup>2</sup> | $P_{D}$ | | _ | _ | 150 | mW | #### Notes: - 1. Maximum value allowed in the event of a failure; also see the thermal derating curve in Figure 2. - 2. The Si841x/2x is tested with VDD1 = VDD2 = 5.5 V, TJ = 150 °C, CL = 15 pF, input a 150 Mbps 50% duty cycle square wave. **Table 11. Thermal Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|---------------|----------------|-----|-----|-----|------| | IC Junction-to-Air Thermal Resistance | $\theta_{JA}$ | | _ | 140 | _ | °C/W | Figure 2. (NB SOIC-8) Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN EN 60747-5-2 ### 2. Functional Description ### 2.1. Theory of Operation The operation of an Si84xx channel is analogous to that of an opto coupler, except an RF carrier is modulated instead of light. This simple architecture provides a robust isolated data path and requires no special considerations or initialization at start-up. A simplified block diagram for a single Si84xx channel is shown in Figure 3. Figure 3. Simplified Channel Diagram A channel consists of an RF Transmitter and RF Receiver separated by a semiconductor-based isolation barrier. Referring to the Transmitter, input A modulates the carrier provided by an RF oscillator using on/off keying. The Receiver contains a demodulator that decodes the input state according to its RF energy content and applies the result to output B via the output driver. This RF on/off keying scheme is superior to pulse code schemes as it provides best-in-class noise immunity, low power consumption, and better immunity to magnetic fields. See Figure 4 for more details. ### 2.2. Eye Diagram Figure 5 illustrates an eye-diagram taken on an Si8410. For the data source, the test used an Anritsu (MP1763C) Pulse Pattern Generator set to 1000 ns/div. The output of the generator's clock and data from an Si8410 were captured on an oscilloscope. The results illustrate that data integrity was maintained even at the high data rate of 150 Mbps. The results also show that 2 ns pulse width distortion and 250 ps peak jitter were exhibited. Figure 5. Eye Diagram ### 2.3. Device Operation Device behavior during start-up, normal operation, and shutdown is shown in Table 12. **Table 12. Si84xx Logic Operation Table** | V <sub>I</sub> Input <sup>1,4</sup> | VDDI State <sup>1,2,3</sup> | VDDO State <sup>1,2,3</sup> | V <sub>O</sub> Output <sup>1,4</sup> | Comments | |-------------------------------------|-----------------------------|-----------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | Н | Р | Р | H Named acception | | | L | Р | Р | L | Normal operation. | | X <sup>5</sup> | UP | Р | L | Upon transition of VDDI from unpowered to powered, $V_{\rm O}$ returns to the same state as $V_{\rm I}$ in less than 1 $\mu s$ . | | X <sup>5</sup> | Р | UP | Undetermined | Upon transition of VDDO from unpowered to powered, $V_{\rm O}$ returns to the same state as $V_{\rm I}$ within 1 $\mu s$ . | #### Notes: - 1. VDDI and VDDO are the input and output power supplies. $V_I$ and $V_O$ are the respective input and output terminals. - 2. Powered (P) state is defined as 2.70 V < VDD < 5.5 V. - **3.** Unpowered (UP) state is defined as VDD = 0 V. - **4.** X = not applicable; H = Logic High; L = Logic Low. - 5. Note that an I/O can power the die for a given side through an internal diode if its source has adequate current. ### 2.4. Layout Recommendations To ensure safety in the end user application, high voltage circuits (i.e., circuits with $>30 \text{ V}_{AC}$ ) must be physically separated from the safety extra-low voltage circuits (SELV is a circuit with $<30 \text{ V}_{AC}$ ) by a certain distance (creepage/clearance). If a component, such as a digital isolator, straddles this isolation barrier, it must meet those creepage/clearance requirements and also provide a sufficiently large high-voltage breakdown protection rating (commonly referred to as working voltage protection). Table 6 on page 13 and Table 7 on page 14 detail the working voltage and creepage/clearance capabilities of the Si84xx. These tables also detail the component standards (UL1577, IEC60747, CSA 5A), which are readily accepted by certification bodies to provide proof for end-system specifications requirements. Refer to the end-system specification (61010-1, 60950-1, etc.) requirements before starting any design that uses a digital isolator. The following sections detail the recommended bypass and decoupling components necessary to ensure robust overall performance and reliability for systems using the Si84xx digital isolators. #### 2.4.1. Supply Bypass Digital integrated circuit components typically require 0.1 $\mu$ F (100 nF) bypass capacitors when used in electrically quiet environments. However, digital isolators are commonly used in hazardous environments with excessively noisy power supplies. To counteract these harsh conditions, it is recommended that an additional 1 $\mu$ F bypass capacitor be added between VDD and GND on both sides of the package. The capacitors should be placed as close as possible to the package to minimize stray inductance. If the system is excessively noisy, it is recommended that the designer add 50 to 100 $\Omega$ resistors in series with the VDD supply voltage source and 50 to 300 $\Omega$ resistors in series with the digital inputs/outputs (see Figure 6). For more details, see "3. Errata and Design Migration Guidelines" on page 23. All components upstream or downstream of the isolator should be properly decoupled as well. If these components are not properly decoupled, their supply noise can couple to the isolator inputs and outputs, potentially causing damage if spikes exceed the maximum ratings of the isolator (6 V). In this case, the 50 to 300 $\Omega$ resistors protect the isolator's inputs/outputs (note that permanent device damage may occur if the absolute maximum ratings are exceeded). Functional operation should be restricted to the conditions specified in Table 1, "Recommended Operating Conditions," on page 4. #### 2.4.2. Pin Connections No connect pins are not internally connected. They can be left floating, tied to V<sub>DD</sub>, or tied to GND. #### 2.4.3. Output Pin Termination The nominal output impedance of an isolator driver channel is approximately 85 $\Omega$ , $\pm 40\%$ , which is a combination of the value of the on-chip series termination resistor and channel resistance of the output driver FET. When driving loads where transmission line effects will be a factor, output pins should be appropriately terminated with controlled impedance PCB traces. The series termination resistor values should be scaled appropriately while keeping in mind the recommendations described in "2.4.1. Supply Bypass" above. Figure 6. Recommended Bypass Components for the Si84xx Digital Isolator Family ### 2.5. Typical Performance Characteristics The typical performance characteristics depicted in the following diagrams are for information purposes only. Refer to Tables 3, 4, and 5 for actual specification limits. 30 25 25 10 10 0 10 20 30 40 50 60 70 80 90 100 110 120 130 140 150 Data Rate (Mbps) Figure 7. Si8410 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation Figure 10. Si8410 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation (15 pF Load) Figure 8. Si8420 Typical V<sub>DD1</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation Figure 11. Si8420 Typical V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation (15 pF Load) Figure 9. Si8421 Typical V<sub>DD1</sub> or V<sub>DD2</sub> Supply Current vs. Data Rate 5, 3.3, and 2.70 V Operation (15 pF Load) Figure 12. Propagation Delay vs. Temperature Figure 13. Si84xx Time-Dependent Dielectric Breakdown ### 3. Errata and Design Migration Guidelines The following errata apply to Revision C devices only. See "5. Ordering Guide" on page 25 for more details. No errata exist for Revision D devices. ### 3.1. Power Supply Bypass Capacitors (Revision C and Revision D) When using the Si84xx isolators with power supplies $\geq$ 4.5 V, sufficient VDD bypass capacitors must be present on both the VDD1 and VDD2 pins to ensure the VDD rise time is less than 0.5 V/µs (which is > 9 µs for a $\geq$ 4.5 V supply). Although rise time is power supply dependent, $\geq$ 1 µF capacitors are required on both power supply pins (VDD1, VDD2) of the isolator device. #### 3.1.1. Resolution For recommendations on resolving this issue, see "2.4.1. Supply Bypass" on page 20. Additionally, refer to "5. Ordering Guide" on page 25 for current ordering information. ### 3.2. Latch Up Immunity (Revision C Only) Si84xx latch up immunity generally exceeds $\pm$ 200 mA per pin. Exceptions: Certain pins provide < 100 mA of latch-up immunity. To increase latch-up immunity on these pins, 100 $\Omega$ of equivalent resistance must be included in series with *all* of the pins listed in Table 13. The 100 $\Omega$ equivalent resistance can be comprised of the source driver's output resistance and a series termination resistor. The Si8410 is not affected by the latch up immunity issue described above. #### 3.2.1. Resolution This issue has been corrected with Revision D of the device. Refer to "5. Ordering Guide" for current ordering information. Table 13. Affected Ordering Part Numbers (Revision C Only) | Affected Ordering Part Numbers* | Device<br>Revision | Pin# | Name | Pin Type | | |------------------------------------------------------------|--------------------|------|------|-----------------|--| | SI8420SV-C-IS, SI8421SV-C-IS | С | 3 | A2 | Input or Output | | | 31042037-0-13, 31042137-0-13 | | 7 | B1 | Output | | | *Note: SV = Speed Grade/Isolation Rating (AA, AB, BA, BB). | | | | | | ## 4. Pin Descriptions | Name | SOIC-8 Pin#<br>Si8410 | SOIC-8 Pin#<br>Si8420/21 | Туре | Description | |-----------------------|-----------------------|--------------------------|-------------|---------------------------------| | V <sub>DD1</sub> /NC* | 1,3 | 1 | Supply | Side 1 power supply. | | GND1 | 4 | 4 | Ground | Side 1 ground. | | A1 | 2 | 2 | Digital I/O | Side 1 digital input or output. | | A2 | NA | 3 | Digital I/O | Side 1 digital input or output. | | B1 | 6 | 7 | Digital I/O | Side 2 digital input or output. | | B2 | NA | 6 | Digital I/O | Side 2 digital input or output. | | $V_{DD2}$ | 8 | 8 | Supply | Side 2 power supply. | | GND2/NC* | 5,7 | 5 | Ground | Side 2 ground. | \*Note: No Connect. These pins are not internally connected. They can be left floating, tied to VDD or tied to GND. # 5. Ordering Guide Revision D devices are recommended for all new designs. Table 14. Ordering Guide for Valid OPNs<sup>1</sup> | Ordering Part<br>Number (OPN) | Number of<br>Inputs VDD1<br>Side | Number of<br>Inputs VDD2<br>Side | Maximum<br>Data Rate<br>(Mbps) | Isolation<br>Rating | Temp Range | Package Type | |-------------------------------|----------------------------------|----------------------------------|--------------------------------|---------------------|---------------|--------------| | Revision D Device | s <sup>2</sup> | | | | | 1 | | Si8410AB-D-IS | 1 | 0 | 1 | | | | | Si8410BB-D-IS | 1 | 0 | 150 | | | | | Si8420AB-D-IS | 2 | 0 | 1 | 0 E k\/rma | −40 to 125 °C | NB SOIC-8 | | Si8420BB-D-IS | 2 | 0 | 150 | 2.5 kVrms | | | | Si8421AB-D-IS | 1 | 1 | 1 | | | | | Si8421BB-D-IS | 1 | 1 | 150 | | | | | Revision C Device | s <sup>2</sup> | | | | | 1 | | Si8410AB-C-IS | 1 | 0 | 1 | | | | | Si8410BB-C-IS | 1 | 0 | 150 | | | | | Si8420AB-C-IS | 2 | 0 | 1 | 2.5 kVrms | –40 to 125 °C | ND COIC 0 | | Si8420BB-C-IS | 2 | 0 | 150 | | | NB SOIC-8 | | Si8421AB-C-IS | 1 | 1 | 1 | | | | | Si8421BB-C-IS | 1 | 1 | 150 | | | | #### Notes: - 1. All packages are RoHS-compliant. Moisture sensitivity level is MSL2A with peak reflow temperature of 260 °C according to the JEDEC industry standard classifications and peak solder temperature. - 2. Revision C devices are supported for existing designs, but Revision D is recommended for all new designs. ### 6. Package Outline: 8-Pin Narrow Body SOIC Figure 14 illustrates the package details for the Si841x. Table 15 lists the values for the dimensions shown in the illustration. Figure 14. 8-pin Small Outline Integrated Circuit (SOIC) Package Table 15. Package Diagram Dimensions | Symbol | Millim | neters | | |--------|----------|----------|--| | Symbol | Min | Max | | | А | 1.35 | 1.75 | | | A1 | 0.10 | 0.25 | | | A2 | 1.40 REF | 1.55 REF | | | В | 0.33 | 0.51 | | | С | 0.19 | 0.25 | | | D | 4.80 | 5.00 | | | Е | 3.80 | 4.00 | | | е | 1.27 | BSC | | | Н | 5.80 | 6.20 | | | h | 0.25 | 0.50 | | | L | 0.40 | 1.27 | | | œ | 0° | 8° | | ## 7. Land Pattern: 8-Pin Narrow Body SOIC Figure 15 illustrates the recommended land pattern details for the Si841x in an 8-pin narrow-body SOIC. Table 16 lists the values for the dimensions shown in the illustration. Figure 15. PCB Land Pattern: 8-Pin Narrow Body SOIC **Table 16. PCM Land Pattern Dimensions (8-Pin Narrow Body SOIC)** | Dimension | Feature | (mm) | |-----------|--------------------|------| | C1 | Pad Column Spacing | 5.40 | | E | Pad Row Pitch | 1.27 | | X1 | Pad Width | 0.60 | | Y1 | Pad Length | 1.55 | ### Notes: - 1. This Land Pattern Design is based on IPC-7351 pattern SOIC127P600X173-8N for Density Level B (Median Land Protrusion). - 2. All feature sizes shown are at Maximum Material Condition (MMC) and a card fabrication tolerance of 0.05 mm is assumed. # 8. Top Marking: 8-Pin Narrow Body SOIC # 8.1. 8-Pin Narrow Body SOIC Top Marking ### 8.2. Top Marking Explanation **Table 17. Top Marking Explanations** | Line 1 Marking: | Base Part Number Ordering Options (See Ordering Guide for more information). | Si84 = Isolator product series XY = Channel Configuration X = # of data channels (2, 1) Y = # of reverse channels (1, 0) S = Speed Grade A = 1 Mbps; B = 150 Mbps V = Insulation rating A = 1 kV; B = 2.5 kV | |-----------------|-------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Line 2 Marking: | YY = Year<br>WW = Workweek | Assigned by Assembly Contractor. Corresponds to the year and workweek of the mold date. | | | R = Product (OPN) Revision<br>F = Wafer Fab | | | Line 3 Marking: | Circle = 1.1 mm Diameter<br>Left-Justified | "e3" Pb-Free Symbol First Two Characters of the Manufacturing Code | | | A = Assembly Site I = Internal Code XX = Serial Lot Number | Last Four Characters of the Manufacturing Code | ### **DOCUMENT CHANGE LIST** #### Revision 0.11 to Revision 0.21 - Rev 0.21 is the first revision of this document that applies to the new series of ultra low power isolators featuring pinout and functional compatibility with previous isolator products. - Updated "1. Electrical Specifications". - Updated "5. Ordering Guide". - Added "8. Top Marking: 8-Pin Narrow Body SOIC". #### Revision 0.21 to Revision 0.22 Updated all specs to reflect latest silicon. #### Revision 0.22 to Revision 0.23 - Updated all specs to reflect latest silicon. - Added "3. Errata and Design Migration Guidelines" on page 23. #### Revision 0.23 to Revision 1.0 - Updated document to reflect availability of Revision D silicon. - Updated Tables 3,4, and 5. - Updated all supply currents and channel-channel skew. - Updated Table 2. - Updated absolute maximum supply voltage. - Updated Table 7. - Updated clearance and creepage dimensions. - Updated "3. Errata and Design Migration Guidelines" on page 23. - Updated "5. Ordering Guide" on page 25. #### **Revision 1.0 to Revision 1.1** - Updated Tables 3, 4, and 5. - Updated notes in tables to reflect output impedance of $85~\Omega$ . - Updated rise and fall time specifications. - Updated CMTI value. #### Revision 1.1 to Revision 1.2 - Updated document throughout to include MSL improvements to MSL2A. - Updated "5. Ordering Guide" on page 25. - Updated Note 1 in ordering guide table to reflect improvement and compliance to MSL2A moisture sensitivity level. #### Revision 1.2 to Revision 1.3 - Updated "Features" on page 1. - Moved Tables 1 and 2 to page 4. - Updated Tables 6, 7, 8, and 9. - Updated Table 12 footnotes. - Added Figure 13, "Si84xx Time-Dependent Dielectric Breakdown," on page 22. #### Revision 1.3 to Revision 1.4 - Updated "2.4.1. Supply Bypass" on page 20. - Added Figure 6, "Recommended Bypass Components for the Si84xx Digital Isolator Family," on page 20. - Updated "3.1. Power Supply Bypass Capacitors (Revision C and Revision D)" on page 23. ## Si8410/20/21 ### **CONTACT INFORMATION** Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 Tel: 1+(512) 416-8500 Fax: 1+(512) 416-9669 Toll Free: 1+(877) 444-3032 Please visit the Silicon Labs Technical Support web page: https://www.silabs.com/support/pages/contacttechnicalsupport.aspx and register to submit a technical support request. The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages. Silicon Laboratories and Silicon Labs are trademarks of Silicon Laboratories Inc. Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.