### INTEGRATED CIRCUITS

## DATA SHEET

# **74F534**Octal D flip-flop, inverting (3-State)

Product specification Supersedes data of 1999 Jan 08 IC15 Data Handbook





## Octal D flip-flop, inverting (3-State)

74F534

#### **FEATURES**

- 8-bit positive edge-triggered register
- 3-State inverting output buffers
- Common 3-State Output register
- Independent register and 3-State buffer operation

#### **DESCRIPTION**

The 74F534 is an 8-bit edge-triggered register coupled to eight 3-State output buffers. The two sections of the device are controlled independently by the Clock (CP) and Output Enable  $(\overline{\text{OE}})$  control gates.

The register is fully edge-triggered. The state of each D input, one setup time before the Low-to-High clock transition is transferred to the corresponding flip-flop's  $\overline{Q}$  output.

The 3-State output buffers are designed to drive heavily loaded 3-State buses, MOS memories, or MOS microprocessors. The

active Low Output Enable  $(\overline{OE})$  controls all eight 3-State buffers independent of the latch operation. When  $\overline{OE}$  is Low, the latched or transparent data appears at the outputs. When  $\overline{OE}$  is High, the outputs are in high impedance "off" state, which means they will neither drive nor load the bus.

| TYPE   | TYPICAL f <sub>MAX</sub> | TYPICAL SUPPLY<br>CURRENT<br>(TOTAL) |
|--------|--------------------------|--------------------------------------|
| 74F534 | 165MHz                   | 51mA                                 |

#### **ORDERING INFORMATION**

| DESCRIPTION        | $ \begin{array}{c} \text{COMMERCIAL} \\ \text{RANGE} \\ \text{V}_{\text{CC}} = 5\text{V} \pm \! 10\%, \\ \text{T}_{amb} = 0^{\circ}\text{C to +} 70^{\circ}\text{C} \end{array} $ | PKG DWG# |  |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--|
| 20-Pin Plastic DIP | N74F534N                                                                                                                                                                          | SOT146-1 |  |
| 20-Pin Plastic SOL | N74F534D                                                                                                                                                                          | SOT163-1 |  |

#### INPUT AND OUTPUT LOADING AND FAN-OUT TABLE

| PINS                    | DESCRIPTION                            | 74F (U.L.)<br>HIGH/LOW | LOAD VALUE<br>HIGH/LOW |
|-------------------------|----------------------------------------|------------------------|------------------------|
| D0 - D7                 | Data inputs                            | 1.0/1.0                | 20μA/0.6mA             |
| ŌĒ                      | Output Enable input (active Low)       | 1.0/1.0                | 20μA/0.6mA             |
| СР                      | Clock Pulse input (active rising edge) | 1.0/1.0                | 20μA/0.6mA             |
| <u>Q</u> 0 - <u>Q</u> 7 | Data outputs                           | 150/40                 | 3.0mA/24mA             |

NOTE: One (1.0) FAST Unit Load (U.L.) is defined as: 20µA in the High state and 0.6mA in the Low state.

#### **PIN CONFIGURATION**



#### **LOGIC SYMBOL**



## Octal D flip-flop, inverting (3-State)

74F534

#### LOGIC SYMBOL (IEEE/IEC)



#### **LOGIC DIAGRAM**



#### **FUNCTION TABLE**

|    | INPUTS   |    | INTERNAL | OUTPUTS                 | OPERATING MODES        |  |  |
|----|----------|----|----------|-------------------------|------------------------|--|--|
| OE | CP Dn    |    | REGISTER | <u>Q</u> 0 − <u>Q</u> 7 | OPERATING MODES        |  |  |
| L  | <b>↑</b> | 1  | L        | Н                       | Lood and road register |  |  |
| L  | <b>↑</b> | h  | Н        | L                       | Load and read register |  |  |
| L  | <b></b>  | Х  | NC       | NC                      | Hold                   |  |  |
| Н  | <b></b>  | Х  | NC       | Z                       | Disable cutoute        |  |  |
| Н  | 1        | Dn | Dn       | Z                       | Disable outputs        |  |  |

H = High voltage level

h = High voltage level one setup time prior to the Low-to-High clock transition

= Low voltage level

= Low voltage level one setup time prior to the Low-to-High clock transition

NC= No change

X = Don't care
Z = High impedance "off" state
↑ = Low-to-High clock transition
↑ = Not a Low-to-High clock transition

## Octal D flip-flop, inverting (3-State)

74F534

#### **ABSOLUTE MAXIMUM RATINGS**

(Operation beyond the limits set forth in this table may impair the useful life of the device. Unless otherwise noted these limits are over the operating free-air temperature range.)

| SYMBOL           | PARAMETER                                      | RATING                   | UNIT |
|------------------|------------------------------------------------|--------------------------|------|
| V <sub>CC</sub>  | Supply voltage                                 | -0.5 to +7.0             | V    |
| V <sub>IN</sub>  | Input voltage                                  | -0.5 to +7.0             | V    |
| I <sub>IN</sub>  | Input current                                  | −30 to +5.0              | mA   |
| V <sub>OUT</sub> | Voltage applied to output in High output state | −0.5 to +V <sub>CC</sub> | V    |
| l <sub>OUT</sub> | Current applied to output in Low output state  | 48                       | mA   |
| T <sub>amb</sub> | Operating free-air temperature range           | 0 to +70                 | °C   |
| T <sub>stg</sub> | Storage temperature                            | -65 to +125              | °C   |

#### **RECOMMENDED OPERATING CONDITIONS**

| SYMBOL           | PARAMETER                            |     | UNIT |     |      |  |
|------------------|--------------------------------------|-----|------|-----|------|--|
| STIVIBUL         | PARAMETER                            | MIN | TYP  | MAX | UNII |  |
| V <sub>CC</sub>  | Supply voltage                       | 4.5 | 5.0  | 5.5 | V    |  |
| V <sub>IH</sub>  | High-level input voltage             | 2.0 |      |     | V    |  |
| V <sub>IL</sub>  | Low-level input voltage              |     |      | 0.8 | V    |  |
| I <sub>IK</sub>  | Input clamp current                  |     |      | -18 | mA   |  |
| I <sub>OH</sub>  | High-level output current            |     |      | -3  | mA   |  |
| I <sub>OL</sub>  | Low-level output current             |     |      | 24  | mA   |  |
| T <sub>amb</sub> | Operating free-air temperature range | 0   |      | 70  | °C   |  |

## Octal D flip-flop, inverting (3-State)

74F534

#### DC ELECTRICAL CHARACTERISTICS

(Over recommended operating free-air temperature range unless otherwise noted.)

| OVMDOL           | DADAMETER                                               | TF0T 00                                  | NDITIONO                     | 1                   |      |      |      |      |
|------------------|---------------------------------------------------------|------------------------------------------|------------------------------|---------------------|------|------|------|------|
| SYMBOL           | PARAMETER                                               | l lesi co                                | TEST CONDITIONS <sup>1</sup> |                     |      |      |      | UNIT |
| V                | Lieb lovel output voltage                               | V <sub>CC</sub> = MIN, V <sub>II</sub> = | ±10%V <sub>CC</sub>          | 2.4                 |      |      | V    |      |
| V <sub>OH</sub>  | High-level output voltage                               | V <sub>IH</sub> = MIN, I <sub>OH</sub> = |                              | ±5%V <sub>CC</sub>  | 2.7  | 3.3  |      | V    |
| V                | Law law law at walta as                                 | $V_{CC} = MIN, V_{II} =$                 | MAX.                         | ±10%V <sub>CC</sub> |      | 0.35 | 0.50 | V    |
| V <sub>OL</sub>  | Low-level output voltage                                | $V_{IH} = MIN, I_{OL} = MAX$             |                              | ±5%V <sub>CC</sub>  |      | 0.35 | 0.50 | V    |
| V <sub>IK</sub>  | Input clamp voltage                                     | $V_{CC} = N$                             |                              | -0.73               | -1.2 | V    |      |      |
| I <sub>I</sub>   | Input current at maximum input voltage                  | V <sub>CC</sub> = MA                     |                              |                     | 100  | μΑ   |      |      |
| I <sub>IH</sub>  | High-level input current                                | V <sub>CC</sub> = MA                     | $X, V_1 = 2.7$               | /                   |      |      | 20   | μΑ   |
| I <sub>IL</sub>  | Low-level input current                                 | V <sub>CC</sub> = MA                     | $X, V_{I} = 0.5$             | /                   |      |      | -0.6 | mA   |
| l <sub>OZH</sub> | Off-state output current,<br>High-level voltage applied | V <sub>CC</sub> = MA                     | $X, V_0 = 2.7$               | V                   |      |      | 50   | μΑ   |
| I <sub>OZL</sub> | Off-state output current,<br>Low-level voltage applied  | V <sub>CC</sub> = MA                     |                              |                     | -50  | μΑ   |      |      |
| Ios              | Short-circuit output current <sup>3</sup>               | V <sub>CC</sub>                          | -60                          |                     | -150 | mA   |      |      |
| I <sub>CC</sub>  | Supply current (total)                                  | $V_{CC} = MAX$                           |                              | 51                  | 86   | mA   |      |      |

#### **AC ELECTRICAL CHARACTERISTICS**

|                                      |                                            |                          | LIMITS     |                                                                           |            |                                                                          |            |     |  |  |
|--------------------------------------|--------------------------------------------|--------------------------|------------|---------------------------------------------------------------------------|------------|--------------------------------------------------------------------------|------------|-----|--|--|
| SYMBOL                               | PARAMETER                                  | TEST<br>CONDITIONS       |            | <sub>amb</sub> = +25°(<br>V <sub>CC</sub> = +5V<br>50pF, R <sub>L</sub> = |            | T <sub>amb</sub> = 0°C<br>V <sub>CC</sub> = +5<br>C <sub>L</sub> = 50pF, | UNIT       |     |  |  |
|                                      |                                            |                          | MIN        | TYP                                                                       | MAX        | MIN                                                                      | MAX        |     |  |  |
| f <sub>MAX</sub>                     | Maximum Clock frequency                    | Waveform 1               | 150        | 165                                                                       |            | 135                                                                      |            | MHz |  |  |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation delay<br>CP to Qn              | Waveform 1               | 3.0<br>3.0 | 4.5<br>4.5                                                                | 7.0<br>7.0 | 2.5<br>2.5                                                               | 7.5<br>7.5 | ns  |  |  |
| t <sub>PZH</sub><br>t <sub>PZL</sub> | Output Enable time to High or Low level    | Waveform 3<br>Waveform 4 | 2.0<br>2.0 | 4.5<br>5.0                                                                | 7.5<br>7.5 | 2.0<br>2.0                                                               | 8.5<br>8.5 | ns  |  |  |
| t <sub>PHZ</sub><br>t <sub>PLZ</sub> | Output Disable time from High or Low level | Waveform 3<br>Waveform 4 | 2.0<br>2.0 | 3.5<br>3.5                                                                | 6.5<br>5.5 | 2.0<br>2.0                                                               | 7.5<br>6.5 | ns  |  |  |

#### **AC SETUP REQUIREMENTS**

| SYMBOL                                   | PARAMETER                      | TEST<br>CONDITIONS | · - · · · · · · · · · · · · · · · · · · |     |     | $T_{amb} = 0^{\circ}C$ $V_{CC} = +5$ . $C_{L} = 50pF$ , | UNIT |    |  |
|------------------------------------------|--------------------------------|--------------------|-----------------------------------------|-----|-----|---------------------------------------------------------|------|----|--|
|                                          |                                |                    | MIN                                     | TYP | MAX | MIN                                                     | MAX  |    |  |
| t <sub>S</sub> (H)<br>t <sub>S</sub> (L) | Setup time,<br>Dn to CP        | Waveform 2         | 2.0<br>2.0                              |     |     | 2.5<br>2.5                                              |      | ns |  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold time,<br>Dn to CP         | Waveform 2         | 0                                       |     |     | 0                                                       |      | ns |  |
| t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | CP pulse width,<br>High or Low | Waveform 1         | 3.0<br>3.5                              |     |     | 3.5<br>4.0                                              |      | ns |  |

For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions for the applicable type.
 All typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = 25°C.
 Not more than one output should be shorted at a time. For testing I<sub>OS</sub>, the use of high-speed test apparatus and/or sample-and-hold techniques are preferable in order to minimize internal heating and more accurately reflect operational values. Otherwise, prolonged shorting of a High output may raise the chip temperature well above normal and thereby cause invalid readings in other parameter tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last.

## Octal D flip-flop, inverting (3-State)

74F534

#### **AC WAVEFORMS**

For all waveforms,  $V_M = 1.5V$ 

The shaded areas indicate when the input is permitted to change for predictable output performance.



Waveform 1. Propagation Delay, Clock and Enable Inputs to Output, Enable, Clock Pulse Widths, and Maximum Clock Frequency



Waveform 2. Data Setup and Hold Times



Waveform 3. 3-State Output Enable Time to High Level and Output Disable Time from High Level



Waveform 4. 3-State Output Enable Time to Low Level and Output Disable Time from Low Level

#### **TEST CIRCUIT AND WAVEFORM**



| TEST             | SWITCH |
|------------------|--------|
| t <sub>PLZ</sub> | closed |
| t <sub>PZL</sub> | closed |
| All other        | open   |

#### **DEFINITIONS:**

R<sub>L</sub> = Load resistor;

see AC electrical characteristics for value.

CL = Load capacitance includes jig and probe capacitance;

see AC electrical characteristics for value.

 $R_T$  = Termination resistance should be equal to  $Z_{OUT}$  of pulse generators.

| family   | INP       | UT PU          | LSE REQU  | REMEN          | TS               |                  |
|----------|-----------|----------------|-----------|----------------|------------------|------------------|
| family   | amplitude | $V_{\text{M}}$ | rep. rate | t <sub>w</sub> | t <sub>TLH</sub> | t <sub>THL</sub> |
| 74F 3.0V |           | 1.5V           | 1MHz      | 500ns          | 2.5ns            | 2.5ns            |

**Input Pulse Definition** 

SF00777

2000 Aug 01 6

## Octal D flip-flop, inverting (3-State)

74F534

#### DIP20: plastic dual in-line package; 20 leads (300 mil)

SOT146-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub><br>min. | A <sub>2</sub><br>max. | b              | b <sub>1</sub> | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е    | e <sub>1</sub> | L            | ME           | Мн           | w     | Z <sup>(1)</sup><br>max. |
|--------|-----------|------------------------|------------------------|----------------|----------------|----------------|------------------|------------------|------|----------------|--------------|--------------|--------------|-------|--------------------------|
| mm     | 4.2       | 0.51                   | 3.2                    | 1.73<br>1.30   | 0.53<br>0.38   | 0.36<br>0.23   | 26.92<br>26.54   | 6.40<br>6.22     | 2.54 | 7.62           | 3.60<br>3.05 | 8.25<br>7.80 | 10.0<br>8.3  | 0.254 | 2.0                      |
| inches | 0.17      | 0.020                  | 0.13                   | 0.068<br>0.051 | 0.021<br>0.015 | 0.014<br>0.009 | 1.060<br>1.045   | 0.25<br>0.24     | 0.10 | 0.30           | 0.14<br>0.12 | 0.32<br>0.31 | 0.39<br>0.33 | 0.01  | 0.078                    |

#### Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

|  | OUTLINE  |     | REFER | RENCES | EUROPEAN   | ISSUE DATE                      |  |  |
|--|----------|-----|-------|--------|------------|---------------------------------|--|--|
|  | VERSION  | IEC | JEDEC | EIAJ   | PROJECTION | ISSUE DATE                      |  |  |
|  | SOT146-1 |     |       | SC603  |            | <del>92-11-17</del><br>95-05-24 |  |  |

2000 Aug 01 7

## Octal D flip-flop, inverting (3-State)

74F534

#### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1



#### DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT   | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | А3   | bр             | С              | D <sup>(1)</sup> | E <sup>(1)</sup> | е     | HE             | L     | Lp             | Q          | v    | w    | у     | z <sup>(1)</sup> | θ  |
|--------|-----------|----------------|----------------|------|----------------|----------------|------------------|------------------|-------|----------------|-------|----------------|------------|------|------|-------|------------------|----|
| mm     | 2.65      | 0.30<br>0.10   | 2.45<br>2.25   | 0.25 | 0.49<br>0.36   | 0.32<br>0.23   | 13.0<br>12.6     | 7.6<br>7.4       | 1.27  | 10.65<br>10.00 | 1.4   | 1.1<br>0.4     | 1.1<br>1.0 | 0.25 | 0.25 | 0.1   | 0.9<br>0.4       | 8° |
| inches | 0.10      | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49     | 0.30<br>0.29     | 0.050 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 |            | 0.01 | 0.01 | 0.004 | 0.035<br>0.016   | 0° |

#### Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

|  | OUTLINE  |        | REFER    | EUROPEAN ISSUE DATE |  |            |                                  |
|--|----------|--------|----------|---------------------|--|------------|----------------------------------|
|  | VERSION  | IEC    | JEDEC    | EIAJ                |  | PROJECTION | ISSUE DATE                       |
|  | SOT163-1 | 075E04 | MS-013AC |                     |  |            | <del>-95-01-24</del><br>97-05-22 |

## Octal D flip-flop, inverting (3-State)

74F534

**NOTES** 

## Octal D flip-flop, inverting (3-State)

74F534

#### Data sheet status

| Data sheet status         | Product<br>status | Definition [1]                                                                                                                                                                                                                                             |
|---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective specification   | Development       | This data sheet contains the design target or goal specifications for product development. Specification may change in any manner without notice.                                                                                                          |
| Preliminary specification | Qualification     | This data sheet contains preliminary data, and supplementary data will be published at a later date. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product. |
| Product specification     | Production        | This data sheet contains final specifications. Philips Semiconductors reserves the right to make changes at any time without notice in order to improve design and supply the best possible product.                                                       |

<sup>[1]</sup> Please consult the most recently issued datasheet before initiating or completing a design.

#### **Definitions**

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Application information** — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

#### **Disclaimers**

**Life support** — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

Right to make changes — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

Philips Semiconductors 811 East Arques Avenue P.O. Box 3409 Sunnyvale, California 94088–3409 Telephone 800-234-7381 © Copyright Philips Electronics North America Corporation 2000 All rights reserved. Printed in U.S.A.

Date of release: 08-00

Document order number: 9397-750-07377

Let's make things better.

Philips Semiconductors



