# Dual, Wideband, High Output Current <br> Operational Amplifier with Active Off-Line Control 

Check for Samples: OPA2673

## FEATURES

- WIDEBAND +12V OPERATION:

340 MHz ( $\mathrm{G}=+4 \mathrm{~V} / \mathrm{V}$ )

- UNITY-GAIN STABLE: $600 \mathrm{MHz}(\mathrm{G}=+\mathbf{1})$
- HIGH OUTPUT CURRENT: 700 mA
- OUTPUT VOLTAGE SWING: 9.8VPP
- HIGH SLEW RATE: 3000V/ $\mu \mathrm{s}$
- LOW SUPPLY CURRENT: 16mA/ch
- OVERTEMPERATURE PROTECTION CIRCUIT
- FLEXIBLE POWER CONTROL
- OUTPUT CURRENT LIMIT ( $\pm 800 \mathrm{~mA}$ )
- ACTIVE OFF-LINE FOR TDMA


## APPLICATIONS

- POWER LINE MODEMS
- MATCHED I/Q CHANNEL AMPLIFIERS
- BROADBAND VIDEO LINE DRIVERS
- ARB LINE DRIVERS
- HIGH CAP LOAD DRIVERS

RELATED PRODUCTS

| SINGLES | DUALS | TRIPLES | NOTES |
| :---: | :---: | :---: | :---: |
| OPA691 | OPA2691 | OPA3691 | Single +12V <br> Capable |
| - | THS6042 | - | $\pm 15 \mathrm{~V}$ Capable |
| - | OPA2677 | - | Single +12V <br> Capable |
| - | OPA2674 | - | Single +12V <br> Capable, <br> Output Current <br> Limit |

## DESCRIPTION

The OPA2673 provides the high output current and low distortion required in emerging Power Line Modem driver applications. Operating on a single +12 V supply, the OPA2673 consumes a low $16 \mathrm{~mA} / \mathrm{ch}$ quiescent current to deliver a very high 700 mA output current. This output current supports even the most demanding Power Line Modem requirements with greater than 460 mA minimum output current $\left(+25^{\circ} \mathrm{C}\right.$ minimum value) with low harmonic distortion.

Power control features are included to allow system power consumption to be minimized. Two logic control lines allow four quiescent power settings: full power, $75 \%$ bias power in applications that are less demanding, $50 \%$ bias power cutback for short loops, and offline with active offline control to present a high impedance even with large signals present at the output pin.

Specified on $\pm 6 \mathrm{~V}$ supplies (to support +12 V operation), the OPA2673 also supports up to +13 V single or $\pm 6.5 \mathrm{~V}$ dual supplies. Video applications benefit from a very high output current to drive up to 10 parallel video loads ( $15 \Omega$ ) with $<0.1 \% / 0.1^{\circ} \mathrm{dG} / \mathrm{d} \Phi$ nonlinearity.
 Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## PACKAGE/ORDERING INFORMATION ${ }^{(1)}$

| PRODUCT | PACKAGELEAD | PACKAGE DESIGNATOR | $\begin{aligned} & \text { SPECIFIED } \\ & \text { TEMPERATURE } \\ & \text { RANGE } \end{aligned}$ | PACKAGE MARKING | ORDERING NUMBER | TRANSPORT MEDIA, QUANTITY |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2673 | QFN-16 | RGV | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | OPA2673 | OPA2673IRGVT | Tape and Reel, 250 |
|  |  |  |  |  | OPA2673IRGVR | Tape and Reel, 2500 |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the Tl web site at www.ti.com.

## ABSOLUTE MAXIMUM RATINGS ${ }^{(1)}$

Over operating free-air temperature range (unless otherwise noted).

| PARAMETER |  | OPA2673 | UNIT |
| :---: | :---: | :---: | :---: |
| Power supply |  | $\pm 6.5$ | $V_{\text {DC }}$ |
| Internal power dissipation |  | See Thermal Characteristics |  |
| Differential input voltage |  | $\pm 2$ | V |
| Input common-mode voltage range |  | $\pm \mathrm{V}_{\text {S }}$ | V |
| Storage temperature range: RGV package |  | -65 to +125 | ${ }^{\circ} \mathrm{C}$ |
| Junction temperature, $\mathrm{T}_{J}$ |  | +150 | ${ }^{\circ} \mathrm{C}$ |
| Continuous operating junction temperature |  | +139 | ${ }^{\circ} \mathrm{C}$ |
| ESD rating: | Human body model (HBM) | 2000 | V |
|  | Charge device model (CDM) | 1500 | V |
|  | Machine model (MM) | 200 | V |

[^0]
## PIN CONFIGURATION



## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{A} 0=\mathrm{A} 1=0$ (full power), $G=+4 \mathrm{~V} / \mathrm{V}, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$, unless otherwise noted. See Figure 76 for ac performance only. Single channel specifications, except where noted.

(1) Test levels: (A) $100 \%$ tested at $+25^{\circ} \mathrm{C}$. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.
(2) Junction temperature $=$ ambient for $+25^{\circ} \mathrm{C}$ tested specifications.
(3) Junction temperature $=$ ambient at low temperature limit; junction temperature $=$ ambient $+18^{\circ} \mathrm{C}$ at high temperature limit for over temperature specifications.
(4) Current is considered positive-out-of node. $\mathrm{V}_{\mathrm{CM}}$ is the input common-mode voltage.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$ (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{A} 0=\mathrm{A} 1=0$ (full power), $\mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=402 \Omega$, and $\mathrm{R}_{\mathrm{L}}=100 \Omega$, unless otherwise noted. See Figure 76 for ac performance only. Single channel specifications, except where noted.

| PARAMETER | CONDITIONS | OPA2673IRGV |  |  |  | UNIT | MIN/ MAX | TEST <br> LEVEL ${ }^{(1)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP |  | /MAX O MPERAT |  |  |  |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ}{ }^{(2)}$ | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & 70^{\circ} \mathrm{C}^{(3)} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \text { (3) } \end{aligned}$ |  |  |  |
| DC PERFORMANCE (continued) |  |  |  |  |  |  |  |  |
| Noninverting input bias current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\pm 5$ | $\pm 25$ | $\pm 27$ | $\pm 28$ | $\mu \mathrm{A}$ | max | A |
| Noninverting input bias current drift | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | $\pm 45$ | $\pm 47$ | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ | max | B |
| Noninverting input bias current matching | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\pm 0.5$ | $\pm 5$ | $\pm 6$ | $\pm 7$ | $\mu \mathrm{A}$ | max | A |
| Inverting input bias current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\pm 6$ | $\pm 48$ | $\pm 52$ | $\pm 55$ | $\mu \mathrm{A}$ | max | A |
| Inverting input bias current drift | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ |  |  | $\pm 90$ | $\pm 110$ | $\mu \mathrm{A} /{ }^{\circ} \mathrm{C}$ | max | B |
| Inverting input bias current matching | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$ | $\pm 6$ | $\pm 25$ | $\pm 30$ | $\pm 30$ | $\mu \mathrm{A}$ | max | A |
| INPUT ${ }^{(5)}$ |  |  |  |  |  |  |  |  |
| Common-mode input range ${ }^{(6)}$ |  | $\pm 3.6$ | $\pm 3.5$ | $\pm 3.3$ | $\pm 3.2$ | V | min | A |
| Common-mode rejection ratio | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}$, Input-referred | 56 | 50 | 48 | 47 | dB | min | A |
| Noninverting input impedance |  | $\begin{gathered} 1.5 \\| \\ 1.5 \end{gathered}$ |  |  |  | $\mathrm{M} \Omega \\| \mathrm{pF}$ | typ | C |
| Inverting input resistance | Open-loop | 32 | 16 |  |  | $\Omega$ | min | B |
| Inverting input resistance | Open-loop | 32 | 40 |  |  | $\Omega$ | max | B |
| Shutdown isolation | $\mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{f}=1 \mathrm{MHz}, \mathrm{A}_{1}=\mathrm{A}_{0}=1$ | 85 |  |  |  | dB | typ | C |
| OUTPUT |  |  |  |  |  |  |  |  |
| Voltage output swing | No load | $\pm 4.9$ | $\pm 4.8$ | $\pm 4.75$ | $\pm 4.7$ | V | min | A |
|  | $100 \Omega$ load | $\pm 4.8$ | $\pm 4.75$ | $\pm 4.7$ | $\pm 4.65$ | V | min | B |
|  | $25 \Omega$ load | $\pm 4.7$ | $\pm 4.5$ | $\pm 4.45$ | $\pm 4.4$ | V | min | A |
| Output current at full power (peak) | $R_{L}=4 \Omega, A 1=0, A 0=0$ | $\pm 700$ | $\pm 460$ | $\pm 440$ | $\pm 425$ | mA | min | A |
| Output current at 75\% bias (peak) | $R_{L}=4 \Omega, A 1=0, A 0=1$ | $\pm 500$ | $\pm 350$ | $\pm 325$ | $\pm 300$ | mA | min | A |
| Output current at 50\% bias (peak) | $R_{L}=4 \Omega, A 1=1, A 0=0$ | $\pm 180$ | $\pm 120$ | $\pm 115$ | $\pm 110$ | mA | min | A |
| Short-clrcuit current | $\mathrm{V}_{\mathrm{O}}=0 \mathrm{~V}$ | $\pm 800$ |  |  |  | mA | typ | C |
| Closed-loop output impedance at full power | $\mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{f} \leq 100 \mathrm{kHz}, \mathrm{A} 1=0, \mathrm{~A} 0=0$ | 0.01 |  |  |  | $\Omega$ | typ | C |
| Closed-loop output impedance at 75\% bias | $\mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{f} \leq 100 \mathrm{kHz}, \mathrm{A} 1=0, \mathrm{~A} 0=1$ | 0.01 |  |  |  | $\Omega$ | typ | C |
| Closed-loop output impedance at $50 \%$ bias | $\mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{f} \leq 100 \mathrm{kHz}, \mathrm{A} 1=1, \mathrm{~A} 0=0$ | 0.01 |  |  |  | $\Omega$ | typ | C |
| Output impedance at shutdown |  | $25\|\mid 4$ |  |  |  | $k \Omega \\| p F$ | typ | C |
| Output switching glitch | Inputs at GND | $\pm 20$ |  |  |  | mV | typ | C |
| POWER CONTROL |  |  |  |  |  |  |  |  |
| Maximum logic 0 | A1, $\mathrm{A} 0, \mathrm{~V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$ |  | 0.8 | 0.8 | 0.8 | V | max | A |
| Minimum logic 1 | $\mathrm{A} 1, \mathrm{~A} 0, \mathrm{~V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$ |  | 2 | 2 | 2 | V | min | A |
| Logic input current | $A 0, A 1=0$, each line | 6 | 8 | 9 | 10 | $\mu \mathrm{A}$ | max | A |
|  | $A 0, A 1=1$, each line | -50 | -110 | -125 | -150 | $\mu \mathrm{A}$ | min | A |

(5) Current is considered positive-out-of node. $\mathrm{V}_{\mathrm{CM}}$ is the input common-mode voltage.
(6) Tested $<3 \mathrm{~dB}$ below minimum CMRR specifications at $\pm$ CMIR limits.

## ELECTRICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$ (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{A} 0=\mathrm{A} 1=0$ (full power), $\mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=402 \Omega$, and $\mathrm{R}_{\mathrm{L}}=100 \Omega$, unless otherwise noted. See Figure 76 for ac performance only. Single channel specifications, except where noted.

| PARAMETER | CONDITIONS | OPA2673IRGV |  |  |  | UNIT | MIN/ MAX | TEST <br> LEVEL ${ }^{(1)}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | TYP | MIN/MAX OVER TEMPERATURE |  |  |  |  |  |
|  |  | $+25^{\circ} \mathrm{C}$ | $+25^{\circ}{ }^{(2)}$ | $\begin{aligned} & 0^{\circ} \mathrm{C} \text { to } \\ & 70^{\circ} \mathrm{C}^{(3)} \end{aligned}$ | $\begin{aligned} & -40^{\circ} \mathrm{C} \text { to } \\ & +85^{\circ} \mathrm{C} \text { (3) } \end{aligned}$ |  |  |  |
| POWER SUPPLY |  |  |  |  |  |  |  |  |
| Specified operating voltage |  | $\pm 6$ |  |  |  | V | typ | C |
| Maximum operating voltage |  |  | $\pm 6.5$ | $\pm 6.5$ | $\pm 6.5$ | V | max | A |
| Minimum operating voltage (dual supply) |  | $\pm 3.5$ |  |  |  | V | typ | C |
| Minimum operating voltage (single supply) |  | +5.75 |  |  |  | V | typ | C |
| Maximum quiescent current at full power | $\begin{gathered} \mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V} \text {, Total both channels, } \\ \mathrm{A} 1=0, \mathrm{~A} 0=0 \end{gathered}$ | 32 | 38 | 40 | 42 | mA | max | A |
| Minimum quiescent current at full power | $\begin{gathered} \mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V} \text {, Total both channels, } \\ \mathrm{A} 1=0, \mathrm{~A} 0=0 \end{gathered}$ | 32 | 26 | 25 | 24 | mA | min | A |
| Supply current at 75\% bias | $\begin{gathered} \mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V} \text {, Total both channels, } \\ \mathrm{A} 1=0, \mathrm{~A} 0=1 \end{gathered}$ | 24 | 29 | 31 | 33 | mA | max | A |
| Supply current at 50\% bias | $\begin{gathered} \mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V} \text {, Total both channels, } \\ \mathrm{A} 1=1, \mathrm{~A} 0=0 \end{gathered}$ | 16 | 19 | 20 | 21 | mA | max | A |
| Supply current (off-line) | $\begin{gathered} \mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V} \text {, Total both channels, } \\ \mathrm{A} 1=1, \mathrm{~A} 0=1 \end{gathered}$ | 5.5 | 7 | 7.5 | 8 | mA | max | A |
| Supply current step time <br> Power-supply rejection ratio <br> (-PSRR) | Input-referred | 54 | 49 | 48 | 47 | dB | min | A |
| THERMAL CHARACTERISTICS <br> Specified operating temperature range | IRGV package | $\begin{gathered} -40 \text { to } \\ +85 \end{gathered}$ |  |  |  | ${ }^{\circ} \mathrm{C}$ | typ | C |
| Thermal resistance, $\theta_{\text {JA }}$ | Junction-to-ambient |  |  |  |  |  |  |  |
| RGV QFN-16 | PowerPAD soldered to PCB PowerPAD floating ${ }^{(7)}$ | $\begin{aligned} & 45 \\ & 75 \end{aligned}$ |  |  |  | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ | typ | C |

(7) PowerPad is physically connected to the negative $\left(-V_{S}\right)$ supply for dual-supply configuration or ground (GND) for single-supply configuration.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$, Full Bias
At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=402 \Omega$, and $\mathrm{R}_{\mathrm{L}}=100 \Omega$, unless otherwise specified.


Figure 1.

LARGE-SIGNAL FREQUENCY RESPONSE


Figure 3.

CHANNEL-TO-CHANNEL CROSSTALK


Figure 5.

SMALL-SIGNAL FREQUENCY RESPONSE OVER POWER SETTINGS


Figure 2.

SMALL-SIGNAL AND
LARGE-SIGNAL PULSE RESPONSES


Figure 4.


Figure 6.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$, Full Bias (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, G=+4 \mathrm{~V} / \mathrm{V}, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$, unless otherwise specified.


Figure 7.


Figure 9.

HARMONIC DISTORTION vs NONINVERTING GAIN


Figure 11.

HARMONIC DISTORTION vs OUTPUT VOLTAGE


Figure 8.

HARMONIC DISTORTION vs SUPPLY VOLTAGE


Figure 10.
TWO-TONE, THIRD-ORDER INTERMODULATION INTERCEPT


Figure 12.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$, Full Bias (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, G=+4 \mathrm{~V} / \mathrm{V}, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$, unless otherwise specified.

OVERDRIVE RECOVERY


Figure 13.


Figure 15.


Figure 17.

CMRR AND PSRR vs FREQUENCY


Figure 14.
CLOSED-LOOP OUTPUT IMPEDANCE vs FREQUENCY


Figure 16.

COMMON-MODE INPUT VOLTAGE RANGE AND OUTPUT SWING vs SUPPLY VOLTAGE


Figure 18.

## TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$, Full Bias (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, G=+4 \mathrm{~V} / \mathrm{V}, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$, unless otherwise specified.

COMPOSITE VIDEO ( $\mathrm{dG} / \mathrm{d} \phi$ )


Figure 19.
SUPPLY AND OUTPUT CURRENT vs TEMPERATURE


Figure 21.

TYPICAL DC DRIFT OVER TEMPERATURE


Figure 20.

INPUT VOLTAGE AND CURRENT NOISE DENSITY


Figure 22.

## TYPICAL CHARACTERISTICS: V $_{\mathrm{S}}= \pm 6 \mathrm{~V}$ Differential, Full Bias

At $T_{A}=+25^{\circ} \mathrm{C}, R_{F}=511 \Omega, R_{L}=100 \Omega$ Differential, $G_{\text {DIFF }}=+4 V / V$, and $G_{C M}=+1 \mathrm{~V} / \mathrm{V}$, unless otherwise specified.
SMALL-SIGNAL FREQUENCY RESPONSE OVER POWER SETTING


Figure 24.

SMALL-SIGNAL AND
LARGE-SIGNAL PULSE RESPONSES


Figure 26.
FREQUENCY RESPONSE vs CAPACITIVE LOAD


Figure 28.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$ Differential, Full Bias (continued)
At $T_{A}=+25^{\circ} \mathrm{C}, R_{F}=511 \Omega, R_{L}=100 \Omega$ Differential, $G_{\text {DIFF }}=+4 V / V$, and $G_{C M}=+1 \mathrm{~V} / \mathrm{V}$, unless otherwise specified.


Figure 29.

HARMONIC DISTORTION vs LOAD RESISTANCE


Figure 31.

HARMONIC DISTORTION vs OUTPUT VOLTAGE


Figure 30.

HARMONIC DISTORTION vs NONINVERTING GAIN


Figure 32.


Figure 33.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}, 75 \%$ Bias
At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=402 \Omega$, and $\mathrm{R}_{\mathrm{L}}=100 \Omega$, unless otherwise specified.


Figure 34.

SMALL-SIGNAL AND
LARGE-SIGNAL PULSE RESPONSES


Figure 36.


Figure 38.

LARGE-SIGNAL FREQUENCY RESPONSE


Figure 35.


Figure 37.
SUPPLY AND OUTPUT CURRENT vs TEMPERATURE


Figure 39.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}, 75 \%$ Bias (continued)
At $T_{A}=+25^{\circ} \mathrm{C}, G=+4 \mathrm{~V} / \mathrm{V}, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$, unless otherwise specified.


Figure 40.


Figure 42.


Figure 44.

HARMONIC DISTORTION vs OUTPUT VOLTAGE


Figure 41.

HARMONIC DISTORTION vs SUPPLY VOLTAGE


Figure 43.
TWO-TONE, THIRD-ORDER INTERMODULATION INTERCEPT


Figure 45.

TYPICAL CHARACTERISTICS: $\mathbf{V}_{\mathrm{S}}=\mathbf{\pm 6}$ V, 75\% Bias (continued)
At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{F}=402 \Omega$, and $R_{L}=100 \Omega$, unless otherwise specified.


Figure 46.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$ Differential, 75\% Bias
At $T_{A}=+25^{\circ} \mathrm{C}, R_{F}=511 \Omega, R_{L}=100 \Omega$ Differential, $G_{\text {DIFF }}=+4 V / V$, and $G_{C M}=+1 \mathrm{~V} / \mathrm{V}$, unless otherwise specified.

SMALL-SIGNAL FREQUENCY RESPONSE


Figure 47.
SMALL-SIGNAL AND
LARGE-SIGNAL PULSE RESPONSES


Figure 49.


Figure 51.

LARGE-SIGNAL FREQUENCY RESPONSE


Figure 48.

HARMONIC DISTORTION vs FREQUENCY


Figure 50.

HARMONIC DISTORTION vs LOAD RESISTANCE


Figure 52.

SBOS382F -JUNE 2008-REVISED MAY 2010
TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$ Differential, $75 \%$ Bias (continued)
At $T_{A}=+25^{\circ} \mathrm{C}, R_{F}=511 \Omega, R_{L}=100 \Omega$ Differential, $G_{\text {DIFF }}=+4 \mathrm{~V} / \mathrm{V}$, and $G_{C M}=+1 \mathrm{~V} / \mathrm{V}$, unless otherwise specified.


Figure 53.


Figure 54.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}, 50 \%$ Bias
At $T_{A}=+25^{\circ} \mathrm{C}, \mathrm{G}=+4 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{F}}=402 \Omega$, and $\mathrm{R}_{\mathrm{L}}=100 \Omega$, unless otherwise specified.


Figure 55.

SMALL-SIGNAL AND
LARGE-SIGNAL PULSE RESPONSES


Figure 57.


Figure 59.

LARGE-SIGNAL FREQUENCY RESPONSE


Figure 56.


Figure 58.
SUPPLY AND OUTPUT CURRENT vs TEMPERATURE


Figure 60.

## TYPICAL CHARACTERISTICS: $\mathbf{V}_{\mathbf{S}}=\mathbf{\pm} \mathbf{V}, \mathbf{5 0 \%}$ Bias (continued)

At $T_{A}=+25^{\circ} \mathrm{C}, G=+4 \mathrm{~V} / \mathrm{V}, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$, unless otherwise specified.

HARMONIC DISTORTION vs FREQUENCY


Figure 61.


Figure 63.


Figure 65.

HARMONIC DISTORTION vs OUTPUT VOLTAGE


Figure 62.

HARMONIC DISTORTION vs SUPPLY VOLTAGE


Figure 64.
TWO-TONE, THIRD-ORDER INTERMODULATION INTERCEPT


Figure 66.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}, 50 \%$ Bias (continued)
At $T_{A}=+25^{\circ} \mathrm{C}, G=+4 \mathrm{~V} / \mathrm{V}, R_{F}=402 \Omega$, and $R_{L}=100 \Omega$, unless otherwise specified.


Figure 67.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$ Differential, 50\% Bias
At $T_{A}=+25^{\circ} \mathrm{C}, R_{F}=511 \Omega, R_{L}=100 \Omega$ Differential, $G_{D I F F}=+4 V / V$, and $G_{C M}=+1 \mathrm{~V} / \mathrm{V}$, unless otherwise specified.


Figure 68.
SMALL-SIGNAL AND LARGE-SIGNAL PULSE RESPONSES


Figure 70.


Figure 72.

LARGE-SIGNAL FREQUENCY RESPONSE


Figure 69.

HARMONIC DISTORTION vs FREQUENCY


Figure 71.

HARMONIC DISTORTION vs LOAD RESISTANCE


Figure 73.

TYPICAL CHARACTERISTICS: $\mathrm{V}_{\mathrm{S}}= \pm 6 \mathrm{~V}$ Differential, $50 \%$ Bias (continued)
At $T_{A}=+25^{\circ} \mathrm{C}, R_{F}=511 \Omega, R_{L}=100 \Omega$ Differential, $G_{\text {DIFF }}=+4 V / V$, and $G_{C M}=+1 \mathrm{~V} / \mathrm{V}$, unless otherwise specified.

## HARMONIC DISTORTION vs NONINVERTING GAIN



Figure 74.

HARMONIC DISTORTION vs SUPPLY VOLTAGE


Figure 75.

## APPLICATION INFORMATION

## WIDEBAND CURRENT-FEEDBACK OPERATION

The OPA2673 gives the exceptional ac performance of a wideband current-feedback op amp with a highly linear, high-power output stage. Requiring $16 \mathrm{~mA} / \mathrm{ch}$ quiescent current, the OPA2673 swings to within 1.1 V of either supply rail and delivers in excess of 460 mA at room temperature. This low output headroom requirement, along with supply voltage independent biasing, gives remarkable dual ( $\pm 6 \mathrm{~V}$ ) supply operation. The OPA2673 delivers greater than 450 MHz bandwidth driving a $2 \mathrm{~V}_{\text {PP }}$ output into $100 \Omega$ on a single +12 V supply. Previous boosted output stage amplifiers typically suffer from very poor crossover distortion as the output current goes through zero. The OPA2673 achieves a comparable power gain with much better linearity. The primary advantage of a current-feedback op amp over a voltage-feedback op amp is that ac performance (bandwidth and distortion) is relatively independent of signal gain. Figure 76 shows the dc-coupled, gain of $+4 \mathrm{~V} / \mathrm{V}$, dual power-supply circuit configuration used as the basis of the $\pm 6 \mathrm{~V}$ Electrical Characteristics and Typical Characteristics. For test purposes, the input impedance is set to $50 \Omega$ with a resistor to ground and the output impedance is set to $50 \Omega$ with a series output resistor. Voltage swings reported in the Electrical Characteristics are taken directly at the input and output pins, while load powers ( dBm ) are defined at a matched $50 \Omega$ load. For the circuit of Figure 76, the total effective load is $100 \Omega|\mid 402 \Omega=$ $80 \Omega$.


Figure 76. DC-Coupled, $\mathrm{G}=+4 \mathrm{~V} / \mathrm{V}$, Bipolar Supply, Specification and Test Circuit

## WIDEBAND VIDEO MULTIPLEXING

One common application for video speed amplifiers that include a disable pin is to wire multiple amplifier outputs together, then select one of several possible video inputs to source onto a single line. This simple wired-OR video multiplexer can be easily implemented using the OPA2673, as Figure 77 illustrates.


Figure 77. Two-Channel Video Multiplexer
Typically, channel switching is performed either on sync or retrace time in the video signal. The two inputs are approximately equal at this time. The make-before-break disable characteristic of the OPA2673 ensures that there is always one amplifier controlling the line when using a wired-OR circuit similar to that shown in Figure 77. Because both inputs may be on for a short period during the transition between channels, the outputs are combined through the output impedance matching resistors ( $82.5 \Omega$ in this case). When one channel is disabled, its feedback network forms part of the output impedance and slightly attenuates the signal in getting out onto the cable. The gain and output matching resistors have been slightly increased to get a signal gain of $+1 \mathrm{~V} / \mathrm{V}$ at the matched load and provide a $75 \Omega$ output impedance to the cable. The video multiplexer connection (as shown in Figure 77) also ensures that the maximum differential voltage across the inputs of the unselected channel do not exceed the rated $\pm 1.2 \mathrm{~V}$ maximum for standard video signal levels. The active-off line circuitry integrated within the OPA2673 ensures that the off-channel will stay off independently of the signal amplitude present at the output.

Where two outputs are switched (see Figure 77), the output line is always under the control of one amplifier or the other as a result of the make-before-break disable timing. In this case, the switching glitches for two 0 V inputs drop to less than 20 mV .

## HIGH-SPEED ACTIVE FILTERS

Wideband current-feedback op amps make ideal elements for implementing high-speed active filters where the amplifier is used as a fixed gain block inside a passive RC circuit network. The relatively constant bandwidth versus gain provides low interaction between the actual filter poles and the required gain for the amplifier. Figure 78 shows an example single-supply buffered filter application. In this case, one of the OPA2673 channels is used to set up the dc operating point and provide impedance isolation from the signal source into the second-stage filter. That stage is set up to implement a 20 MHz , maximally flat Butterworth frequency response and provide an ac gain of $+4 \mathrm{~V} / \mathrm{V}$.

The $51 \Omega$ input matching resistor is optional in this case. The input signal is ac-coupled to the 5 V dc reference voltage developed through the resistor divider from the +10 V power supply. This first stage acts as a gain of $+1 \mathrm{~V} / \mathrm{V}$ voltage buffer for the signal where the $600 \Omega$ feedback resistor is required for stability. This first stage easily drives the low input resistors required at the input of this high-frequency filter. The second stage is set for a dc gain of $+1 \mathrm{~V} / \mathrm{V}$, carrying the 5 V operating point through to the output pin, and an ac gain of $+4 \mathrm{~V} / \mathrm{V}$. The feedback resistor
has been adjusted to optimize bandwidth for the amplifier itself. As the single-supply frequency response plots show, the OPA2673 in this configuration gives greater than 400 MHz small-signal bandwidth. The capacitor values were chosen as low as possible but adequate to override the parasitic input capacitance of the amplifier. The resistor values were slightly adjusted to give the desired filter frequency response while accounting for the approximate 1 ns propagation delay through each channel of the OPA2673.

## HIGH-POWER TWISTED-PAIR DRIVER

A very demanding application for a high-speed amplifier is to drive a low load impedance while maintaining a high output voltage swing to high frequencies. Using the dual current-feedback op amp OPA2673, an $8 \mathrm{~V}_{\mathrm{PP}}$ output signal swing into a twisted-pair line with a typical impedance of $50 \Omega$ can be realized. Configured as shown on the front page, the two amplifiers of the OPA2673 drive the output transformer in a push-pull configuration, thus doubling the peak-to-peak signal swing at each op amp output to $8 \mathrm{~V}_{\text {pp }}$. The transformer has a turns ratio of 1.4. The total load seen by the amplifier is $35 \Omega$.
Line driver applications usually have a high demand for transmitting the signal with low distortion. Current-feedback amplifiers such as the OPA2673 are ideal for delivering low-distortion performance to higher gains. The example shown is set for a differential gain of $4 \mathrm{~V} / \mathrm{V}$. This circuit can deliver the maximum $8 \mathrm{~V}_{\mathrm{PP}}$ signal with over 200 MHz bandwidth.


Figure 78. Buffered Single-Supply Active Filter

## LINE DRIVER HEADROOM MODEL

The first step in a driver design is to compute the peak-to-peak output voltage from the target specifications. This calculation is done using the following equations:
$P_{L}=10 \times \log \frac{V_{\text {RMs }}{ }^{2}}{(1 \mathrm{~mW}) \times R_{L}}$
With $P_{L}$ power and $V_{\text {RMS }}$ voltage at the load, and $R_{L}$ load impedance, this calculation gives:
$V_{\text {RMS }}=\sqrt{(1 \mathrm{~mW}) \times R_{L} \times 10^{\frac{\mathrm{P}}{\frac{1}{10}}}}$
$\mathrm{V}_{\mathrm{P}}=$ CrestFactor $\times \mathrm{V}_{\text {RMS }}=\mathrm{CF} \times \mathrm{V}_{\text {RMS }}$
With $V_{P}$ peak voltage at the load and the crest factor, CF:
$\mathrm{V}_{\text {LPP }}=2 \times \mathrm{CF} \times \mathrm{V}_{\text {RMS }}$
with $\mathrm{V}_{\text {Lpp }}$ : peak-to-peak voltage at the load.
Consolidating Equation 1 through Equation 4 allows the required peak-to-peak voltage at the load function of the crest factor, the load impedance, and the power in the load to be expressed. Thus:
$V_{\text {LPP }}=2 \times C F \times \sqrt{(1 \mathrm{~mW}) \times R_{L} \times 10^{\frac{P}{10}}}$
This $\mathrm{V}_{\text {LPP }}$ is usually computed for a nominal line impedance and may be taken as a fixed design target.
The next step for the driver is to compute the individual amplifier output voltage and currents as a function of $\mathrm{V}_{\mathrm{PP}}$ on the line and transformer turns ratio. As the turns ratio changes, the minimum allowed supply voltage also changes. The peak current in the amplifier is given by:
$\pm \mathrm{I}_{\mathrm{P}}=\frac{1}{2} \times \frac{2 \times \mathrm{V}_{\text {LPP }}}{\mathrm{n}} \times \frac{1}{4 \mathrm{R}_{\mathrm{M}}}$
With $V_{\text {LPP }}$ defined in Equation 5 and $R_{M}$ defined in Equation 7.
$\mathrm{R}_{\mathrm{M}}=\frac{\mathrm{Z}_{\mathrm{LINE}}}{2 \mathrm{n}^{2}}$
The peak current is computed in Figure 79 by noting that the total load is $4 R_{M}$ and that the peak current is half of the peak-to-peak calculated using $\mathrm{V}_{\text {LPP }}$.


Figure 79. Driver Peak Output Model
With the required output voltage and current versus turns ratio set, an output stage headroom model allows the required supply voltage versus turns ratio to be developed.
The headroom model (see Figure 80) can be described with the following set of equations:
First, as available output voltage for each amplifier:
$V_{\text {OPP }}=V_{\text {CC }}-\left(V_{1}+V_{2}\right)-I_{P} \times\left(R_{1}+R_{2}\right)$
Or, second, as required single-supply voltage:
$V_{C C}=V_{\text {OPP }}+\left(V_{1}+V_{2}\right)+I_{P} \times\left(R_{1}+R_{2}\right)$
The minimum supply voltage for a set of power and load requirements is given by Equation 9.
Table 1 gives $V_{1}, V_{2}, R_{1}$, and $R_{2}$ for +12 V operation of the OPA2673.


Figure 80. Line Driver Headroom Model

Table 1. Line Driver Headroom Model Values

|  | $\mathbf{V}_{\mathbf{1}}$ | $\mathbf{R}_{\mathbf{1}}$ | $\mathbf{V}_{\mathbf{2}}$ | $\mathbf{R}_{\mathbf{2}}$ |
| :---: | :---: | :---: | :---: | :---: |
| +12 V | 0.9 V | $2 \Omega$ | 0.9 V | $2 \Omega$ |

## TOTAL DRIVER POWER FOR LINE DRIVER APPLICATIONS

The total internal power dissipation for the OPA2673 in a line driver application is the sum of the quiescent power and the output stage power. The OPA2673 holds a relatively constant quiescent current versus supply voltage-giving a power contribution that is simply the quiescent current times the supply voltage used (the supply voltage is greater than the solution given in Equation 9). The total output stage power may be computed with reference to Figure 81.


Figure 81. Output Stage Power Model

The two output stages used to drive the load of Figure 79 can be seen as an H -Bridge in Figure 81. The average current drawn from the supply into this H-Bridge and load is the peak current in the load given by Equation 6 divided by the crest factor (CF). This total power from the supply is then reduced by the power in $R_{T}$ to leave the power dissipated internal to the drivers in the four output stage transistors. That power is simply the target line power used in Equation 7 plus the power lost in the matching elements $\left(R_{M}\right)$. In the examples here, a perfect match is targeted giving the same power in the matching elements as in the load. The output stage power is then set by Equation 10.
$\mathrm{P}_{\text {OUT }}=\frac{\mathrm{I}_{\mathrm{P}}}{\mathrm{C}_{\mathrm{F}}} \times \mathrm{V}_{\text {CC }}-2 \mathrm{P}_{\mathrm{L}}$
The total amplifier power is then:
$P_{\text {TOT }}=I_{Q} \times V_{C C}+\frac{I_{P}}{C_{F}} \times V_{C C}-2 P_{L}$

## DESIGN-IN TOOLS

## Demonstration Fixture

A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the OPA2673 in its QFN package option. This demo board is offered free of charge as an unpopulated PCB, delivered with a user's guide. The summary information for this fixture is shown in Table 2.

Table 2. Demonstration Fixture by Package

| PRODUCT | PACKAGE | ORDERING <br> NUMBER | LITERATURE <br> NUMBER |
| :---: | :---: | :---: | :---: |
| OPA2673IRGV | QFN-16 | DEM-OPA-QFN-2A | SBOU067 |

This demonstration fixture can be requested through the Texas Instruments web site (www.ti.com).

## Macromodels and Applications Support

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. This technique is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can have a major effect on circuit performance. A SPICE model for the OPA2673 is available through the TI web site (www.ti.com). This model does a good job of predicting small-signal ac and transient performance under a wide variety of operating conditions, but does not do as well in predicting the harmonic distortion or $\mathrm{dG} / \mathrm{d} \mathrm{\Phi}$ characteristics. This model does not attempt to distinguish between the package types in small-signal ac performance, nor does it attempt to simulate channel-to-channel coupling.

## OPERATING SUGGESTIONS

## Setting Resistor Values to Optimize Bandwidth

A current-feedback op amp such as the OPA2673 can hold an almost constant bandwidth over signal gain settings with the proper adjustment of the external resistor values, which are shown in the Typical Characteristics; the small-signal bandwidth decreases only slightly with increasing gain. These characteristic curves also show that the feedback resistor is changed for each gain setting. The resistor values on the inverting side of the circuit for a current-feedback op amp can be treated as frequency response compensation elements, whereas the ratios set the signal gain.

Figure 82 shows the small-signal frequency response analysis circuit for the OPA2673.


Figure 82. Current-Feedback Transfer Function Analysis Circuit

The key elements of this current-feedback op amp model are:
$\alpha=$ buffer gain from the noninverting input to the inverting input
$\mathrm{R}_{\mathrm{I}}=$ buffer output impedance
$I_{\text {ERR }}$ = feedback error current signal
$Z(s) \quad=\quad$ frequency-dependent open-loop transimpedance gain from $\mathrm{I}_{\text {ERR }}$ to $\mathrm{V}_{\mathrm{O}}$
$N G=$ Noise Gain $=1+\frac{R_{F}}{R_{G}}$
The buffer gain is typically very close to $1.00 \mathrm{~V} / \mathrm{V}$ and is normally neglected from signal gain considerations. This gain, however, sets the CMRR for a single op amp differential amplifier configuration. For a buffer gain of $\alpha<1.0$, the $C M R R=-20 \times \log (1-\alpha) d B$.
$R_{1}$, the buffer output impedance, is a critical portion of the bandwidth control equation. The OPA2673 inverting output impedance is typically $32 \Omega$.
A current-feedback op amp senses an error current in the inverting node (as opposed to a differential input error voltage for a voltage-feedback op amp) and passes this on to the output through an internal frequency-dependent transimpedance gain. The Typical Characteristics show this open-loop transimpedance response, which is analogous to the open-loop voltage gain curve for a voltage-feedback op amp.

Developing the transfer function for the circuit of Figure 82 gives Equation 13:

$$
\begin{equation*}
\frac{V_{o}}{V_{1}}=\frac{\alpha\left(1+\frac{R_{F}}{R_{G}}\right)}{1+\frac{R_{F}+R_{1}\left(1+\frac{R_{F}}{R_{G}}\right)}{Z(s)}}=\frac{\alpha \times N G}{1+\frac{R_{F}+R_{1} \times N G}{Z(s)}} \tag{13}
\end{equation*}
$$

This formula is written in a loop-gain analysis format, where the errors arising from a non-infinite open-loop gain are shown in the denominator. If $Z(s)$ is infinite over all frequencies, the denominator of Equation 13 reduces to 1 and the ideal desired signal gain shown in the numerator is achieved. The fraction in the denominator of Equation 13 determines the frequency response. Equation 14 shows this as the loop-gain equation:
$\frac{Z(s)}{R_{F}+R_{l} \times N G}=$ Loop Gain
If $20 \log \left(R_{F}+N G \times R_{1}\right)$ is drawn on top of the open-loop transimpedance plot, the difference between the two would be the loop gain at a given frequency. Eventually, $Z(s)$ rolls off to equal the denominator of Equation 14, at which point the loop gain has reduced to 1 (and the curves have intersected). This point of equality is where the amplifier closed-loop frequency response given by Equation 13 starts to roll off, and is exactly analogous to the frequency at which the noise gain equals the open-loop voltage gain for a voltage-feedback op amp. The difference here is that the total impedance in the denominator of Equation 14 may be controlled somewhat separately from the desired signal gain (or NG). The OPA2673 is internally compensated to give a maximally flat frequency response for $R_{F}=402 \Omega$ at $N G=4 V / V$ on $\pm 6 \mathrm{~V}$ supplies. Evaluating the denominator of Equation 14 (which is the feedback transimpedance) gives an optimal target of $530 \Omega$. As the signal gain changes, the contribution of the NG $\times$ $\mathrm{R}_{1}$ term in the feedback transimpedance changes, but the total can be held constant by adjusting $\mathrm{R}_{\mathrm{F}}$. Equation 15 gives an approximate equation for optimum RF over signal gain:
$R_{F}=530-N G \times R_{1}$
As the desired signal gain increases, this equation eventually suggests a negative $\mathrm{R}_{\mathrm{F}}$. A somewhat subjective limit to this adjustment can also be set by holding $\mathrm{R}_{\mathrm{G}}$ to a minimum value of $20 \Omega$. Lower values load both the buffer stage at the input and the output stage if $R_{F}$ gets too low-actually decreasing the bandwidth. Figure 83 shows the recommended $\mathrm{R}_{F}$ versus $N_{G}$ for $\pm 6 \mathrm{~V}$ operation. The values for $\mathrm{R}_{\mathrm{F}}$ versus gain shown here are approximately equal to the values used to generate the Typical

Characteristics. They differ in that the optimized values used in the Typical Characteristics are also correcting for board parasitic not considered in the simplified analysis leading to Equation 15. The values shown in Figure 83 give a good starting point for designs where bandwidth optimization is desired.


Figure 83. Feedback Resistor vs Noise Gain
The total impedance going into the inverting input may be used to adjust the closed-loop signal bandwidth. Inserting a series resistor between the inverting input and the summing junction increases the feedback impedance (the denominator of Equation 14), decreasing the bandwidth. The internal buffer output impedance for the OPA2673 is slightly influenced by the source impedance coming from of the noninverting input terminal. High-source resistors also have the effect of increasing $\mathrm{R}_{\mathrm{l}}$, decreasing the bandwidth. For those single-supply applications that develop a midpoint bias at the noninverting input through high valued resistors, the decoupling capacitor is essential for power-supply ripple rejection, noninverting input noise current shunting, and to minimize the high-frequency value for $R_{l}$ in Figure 82.

## Output Current and Voltage

The OPA2673 provides output voltage and current capabilities that are unsurpassed in a low-cost dual monolithic op amp. Under no-load conditions at $+25^{\circ} \mathrm{C}$, the output voltage typically swings closer than 1.1 V to either supply rail; the tested $\left(+25^{\circ} \mathrm{C}\right)$ swing limit is within 1.2 V of either rail. Into a $4 \Omega$ load (the minimum tested load), it delivers more than $\pm 460 \mathrm{~mA}$.

The specifications described previously, though familiar in the industry, consider voltage and current limits separately. In many applications, it is the voltage times current (or V-I product) that is more relevant to circuit operation. Refer to the Output Voltage and Current Limitations plot in the Typical Characteristics (Figure 6). The X - and Y -axes of this
graph show the zero-voltage output current limit and the zero-current output voltage limit, respectively. The four quadrants give a more detailed view of the OPA2673 output drive capabilities, noting that the graph is bounded by a safe operating area of 2 W maximum internal power dissipation (in this case, for one channel only). Superimposing resistor load lines onto the plot shows that the OPA2673 can drive $\pm 4 \mathrm{~V}$ into $10 \Omega$ or $\pm 4.5 \mathrm{~V}$ into $25 \Omega$ without exceeding the output capabilities or the 2 W dissipation limit. A $100 \Omega$ load line (the standard test circuit load) shows the full $\pm 4.8 \mathrm{~V}$ output swing capability, as stated in the Electrical Characteristics table. The minimum specified output voltage and current over temperature are set by worst-case simulations at the cold temperature extreme. Only at cold startup do the output current and voltage decrease to the numbers shown in the Electrical Characteristics table. As the output transistors deliver power, the junction temperatures increase, decreasing the $V_{B E} S$ (increasing the available output voltage swing), and increasing the current gains (increasing the available output current). In steady-state operation, the available output voltage and current is always greater than that shown in the over-temperature specifications because the output stage junction temperatures is higher than the minimum specified operating ambient.

## Driving Capacitive Loads

One of the most demanding and yet very common load conditions for an op amp is capacitive loading. Often, the capacitive load is the input of an analog-to-digital converter (ADC)-including additional external capacitance that may be recommended to improve the ADC linearity. A high-speed, high open-loop gain amplifier such as the OPA2673 can be very susceptible to decreased stability and closed-loop response peaking when a capacitive load is placed directly on the output pin. When the amplifier open-loop output resistance is considered, this capacitive load introduces an additional pole in the signal path that can decrease the phase margin. Several external solutions to this problem have been suggested.
When the primary considerations are frequency response flatness, pulse response fidelity, and/or distortion, the simplest and most effective solution is to isolate the capacitive load from the feedback loop by inserting a series isolation resistor between the amplifier output and the capacitive load. This approach does not eliminate the pole from the loop response, but rather shifts it and adds a zero at a higher frequency. The additional zero acts to cancel the phase lag from the capacitive load pole, thus increasing the phase margin and improving stability. The Typical Characteristics show the Differential $R_{S}$ vs Capacitive Load (Figure 27) and the resulting
frequency response at the load. Parasitic capacitive loads greater than 2 pF can begin to degrade the performance of the OPA2673. Long PCB traces, unmatched cables, and connections to multiple devices can easily cause this value to be exceeded. Always consider this effect carefully, and add the recommended series resistor as close as possible to the OPA2673 output pin (see the Board Layout Guidelines section).

## Distortion Performance

The OPA2673 provides good distortion performance into a $100 \Omega$ load on $\pm 6$ V supplies. Generally, until the fundamental signal reaches very high frequency or power levels, the second harmonic dominates the distortion with a negligible third harmonic component. Focusing then on the second harmonic, increasing the load impedance improves distortion directly. Remember that the total load includes the feedback network-in the noninverting configuration (see Figure 76), this network is the sum of $R_{F}+R_{G}$; in the inverting configuration, it is $\mathrm{R}_{\mathrm{F}}$. Also, providing an additional supply decoupling capacitor ( $0.01 \mu \mathrm{~F}$ ) between the supply pins (for bipolar operation) improves the second-order distortion slightly (3dB to $6 d B)$.

In most op amps, increasing the output voltage swing directly increases harmonic distortion. The Typical Characteristics show the second harmonic increasing at a little less than the expected $2 x$ rate, whereas the third harmonic increases at a little less than the expected $3 x$ rate. Where the test power doubles, the difference between it and the second harmonic decreases less than the expected 6dB, while the difference between it and the third harmonic decreases by less than the expected 12 dB . This factor also shows up in the two-tone, third-order intermodulation spurious (IM3) response curves. The third-order spurious levels are extremely low at low-output power levels. The output stage continues to hold them low even as the fundamental power reaches very high levels. As the Typical Characteristics show, the spurious intermodulation powers do not increase as predicted by a traditional intercept model. As the fundamental power level increases, the dynamic range does not decrease significantly. For two tones centered at 40 MHz , with $10 \mathrm{dBm} /$ tone into a matched $50 \Omega$ load (that is, $2 \mathrm{~V}_{\mathrm{PP}}$ for each tone at the load, which requires $8 \mathrm{~V}_{\mathrm{PP}}$ for the overall two-tone envelope at the output pin), the

Typical Characteristics show 69dBc difference between the test-tone power and the third-order intermodulation spurious levels. This exceptional performance improves further when operating at lower frequencies.

## Noise Performance

Wideband current-feedback op amps generally have a higher output noise than comparable voltage-feedback op amps. The OPA2673 offers an excellent balance between voltage and current noise terms to achieve low output noise. The inverting current noise $(35 \mathrm{pA} / \sqrt{\mathrm{Hz}})$ is lower than earlier solutions, whereas the input voltage noise $(2.4 \mathrm{nV} / \sqrt{\mathrm{Hz}})$ is lower than most unity-gain stable, wideband voltage-feedback op amps. This low input voltage noise is achieved at the price of higher noninverting input current noise ( $5.2 \mathrm{pA} / \sqrt{\mathrm{Hz}}$ ). As long as the ac source impedance from the noninverting node is less than $100 \Omega$, this current noise does not contribute significantly to the total output noise. The op amp input voltage noise and the two input current noise terms combine to give low output noise under a wide variety of operating conditions. Figure 84 shows the op amp noise analysis model with all noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ or $\mathrm{pA} / \sqrt{\mathrm{Hz}}$.
The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 16 shows the general form for the output noise voltage using the terms given in Figure 84.

$$
\begin{equation*}
E_{O}=\sqrt{\left[E_{N I}{ }^{2}+\left(I_{B N} R_{S}\right)^{2}+4 k T R_{S}\right] \times N G+\left(I_{B I} R_{F}\right)^{2}+4 k T R_{F} N G} \tag{16}
\end{equation*}
$$



Figure 84. Op Amp Noise Analysis Model

Dividing this expression by the noise gain [ $\mathrm{NG}=(1+$ $\left.R_{F} / R_{G}\right)$ ] gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 17.
$E_{I}=\sqrt{E_{N l}{ }^{2}+\left(I_{B N} \times R_{S}\right)^{2}+4 k T R_{S}+\frac{\left(l_{B 1} \times R_{F}\right)^{2}}{N G^{2}}+\frac{4 k T R_{F}}{N G}}$

Evaluating these two equations for the OPA2673 circuit and component values of Figure 76 gives a total output spot noise voltage of $18 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ and a total equivalent input spot noise voltage of $4.5 \mathrm{nV} / \sqrt{\mathrm{Hz}}$. This total input-referred spot noise voltage is higher than the $2.4 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ specification for the op amp voltage noise alone. This result reflects the noise added to the output by the inverting current noise times the feedback resistor. If the feedback resistor is reduced in high-gain configurations (as suggested previously), the total input-referred voltage noise given by Equation 17 approaches only the $2.4 \mathrm{nV} / \sqrt{\mathrm{Hz}}$ of the op amp. For example, going to a gain of $+8 \mathrm{~V} / \mathrm{V}$ using $R_{F}=250 \Omega$ gives a total input-referred noise of $2.8 \mathrm{nV} / \sqrt{\mathrm{Hz}}$.

## Differential Noise Performance

Because the OPA2673 is used as a differential driver in PLC applications, it is important to analyze the noise in such a configuration. See Figure 85 for the op amp noise model for the differential configuration.
As a reminder, the differential gain is expressed as:
$G_{D}=1+\frac{2 \times R_{F}}{R_{G}}$
The output noise voltage can be expressed as shown below:
$E_{O}{ }^{2}=\sqrt{2 \times G_{D}{ }^{2} \times\left[E_{N}{ }^{2}+\left(I_{N} \times R_{S}\right)^{2}+4 k T R_{S}\right]+2\left(I_{I} R_{F}\right)^{2}+2\left(4 k T R_{F} G_{D}\right)}$
Dividing this expression by the differential noise gain, $G_{D}=\left(1+2 R_{F} / R_{G}\right)$, gives the equivalent input-referred spot noise voltage at the noninverting input, as shown in Equation 20.
$E_{1}=\sqrt{2 \times\left[E_{N}{ }^{2}+\left(l_{N} \times R_{S}\right)^{2}+4 k T R_{S}\right]+2\left[1, \frac{R_{F}}{G_{D}}\right]^{2}+2\left(\frac{4 k T R_{F}}{G_{D}}\right)}$
Evaluating this equation for the OPA2673 circuit and component values shown on the front page gives a total output spot noise voltage of $72.3 \mathrm{nV} / \mathrm{VHz}$ and a total equivalent input spot noise voltage of $18.4 \mathrm{nV} / \sqrt{\mathrm{Hz}}$.
In order to minimize the noise contributed by $\mathrm{I}_{\mathrm{N}}$, it is recommended to keep the noninverting source impedance as low as possible.


Figure 85. Differential Op Amp Noise Analysis Model

## DC Accuracy and Offset Control

A current-feedback op amp such as the OPA2673 provides exceptional bandwidth in high gains, giving fast pulse settling but only moderate dc accuracy. The Electrical Characteristics show an input offset voltage comparable to high-speed, voltage-feedback amplifiers; however, the two input bias currents are somewhat higher and are unmatched. While bias current cancellation techniques are very effective with most voltage-feedback op amps, they do not generally reduce the output dc offset for wideband current-feedback op amps. Because the two input bias currents are unrelated in both magnitude and polarity, matching the input source impedance to reduce error contribution to the output is ineffective. Evaluating the configuration of Figure 76, using a worst-case $+25^{\circ} \mathrm{C}$ input offset voltage and the two input bias currents, gives a worst-case output offset range equal to:
$V_{\text {OS }}= \pm\left(N G \times V_{I O(M A X)}\right) \pm\left(I_{B N} \times R_{S} / 2 \times N G\right) \pm\left(I_{B I} \times R_{F}\right)$
where $N G=$ noninverting signal gain

$$
\begin{align*}
& = \pm(4 \times 7 \mathrm{mV})+(25 \mu \mathrm{~A} \times 25 \Omega \times 4) \pm(402 \Omega \times 48 \mu \mathrm{~A}) \\
& = \pm 28 \mathrm{mV} \pm 2.5 \mathrm{mV} \pm 19.3 \mathrm{mV} \\
& \mathrm{~V}_{\text {os }}= \pm 49.8 \mathrm{mV}\left(\max \text { at }+25^{\circ} \mathrm{C}\right) \tag{21}
\end{align*}
$$

## Power Control Operation

The OPA2673 provides a power control feature that may be used to reduce system power. The four modes of operation for this power control feature are $100 \%$ bias, $75 \%$ bias, $50 \%$ bias, and power shutdown. These four operating modes are set through two logic lines A0 and A1. Table 3 shows the different modes of operation.

Table 3. Operating Modes

| MODE OF <br> OPERATION | A1 | A0 |
| :---: | :---: | :---: |
| $100 \%$ bias | 0 | 0 |
| $75 \%$ bias | 0 | 1 |
| $50 \%$ bias | 1 | 0 |
| Shutdown | 1 | 1 |

The $100 \%$ bias mode is used for normal operating conditions. The $75 \%$ bias mode brings the quiescent power to 24 mA . The $50 \%$ bias mode brings the quiescent power to 16 mA . The shutdown mode has a high output impedance as well as the lowest quiescent power ( 5.5 mA ).

If the A0 and A1 pins are left unconnected, the OPA2673 operates normally ( $100 \%$ bias).
To change the power mode, the control pins (either A0 or A1) must be asserted low. This logic control is referenced to the ground supply, as shown in the simplified circuit of Figure 86.


Figure 86. Supply Power Control Circuit

The shutdown feature for the OPA2673 is a ground-supply referenced, current-controlled interface. For voltage output logic interfaces, the on/off voltage levels described in the Electrical Characteristics apply only for either the ground pin RGV package or the $-V_{S}$ pin used for the single-supply specifications.

## THERMAL ANALYSIS

As a result of the high output power capability of the OPA2673, heat-sinking or forced airflow may be required under extreme operating conditions. The maximum desired junction temperature sets the maximum allowed internal power dissipation, described below. In no case should the maximum junction temperature be allowed to exceed $+150^{\circ} \mathrm{C}$.
Operating junction temperature $\left(T_{J}\right)$ is given by $T_{A}+$ $P_{D} \times \theta_{\mathrm{JA}}$. The total internal power dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) is the sum of quiescent power ( $\mathrm{P}_{\mathrm{DQ}}$ ) and additional power dissipation in the output stage ( $\mathrm{P}_{\mathrm{DL}}$ ) to deliver load power. Quiescent power is the specified no-load supply current times the total supply voltage across the part. $P_{D L}$ depends on the required output signal and load; for a grounded resistive load, however, $\mathrm{P}_{\mathrm{DL}}$ is at a maximum when the output is fixed at a voltage equal to $1 / 2$ of either supply voltage (for equal bipolar supplies). Under this condition, $\mathrm{P}_{\mathrm{DL}}=\mathrm{V}_{\mathrm{S}}{ }^{2} /\left(4 \times \mathrm{R}_{\mathrm{L}}\right)$, where $R_{L}$ includes feedback network loading.
Note that it is the power in the output stage and not into the load that determines internal power dissipation.

As a worst-case example, compute the maximum $\mathrm{T}_{J}$ using an OPA2673 QFN-16 in the circuit of Figure 76 operating at the maximum specified ambient temperature of $+85^{\circ} \mathrm{C}$ with both outputs driving a grounded $20 \Omega$ load to +2.5 V .
$\mathrm{P}_{\mathrm{D}}=12 \mathrm{~V} \times 32 \mathrm{~mA}+2 \times\left[5^{2} /(4 \times[20 \Omega \quad 535 \Omega])\right]$ $=1.03 \mathrm{~W}$
Maximum $\mathrm{T}_{J}=+85^{\circ} \mathrm{C}+\left(1.03 \times 45^{\circ} \mathrm{C} / \mathrm{W}\right)=131^{\circ} \mathrm{C}$
Although this value is still well below the specified maximum junction temperature, system, reliability considerations may require lower tested junction temperatures. The highest possible internal dissipation occurs if the load requires current to be forced into the output for positive output voltages, or sourced from the output for negative output voltages. This condition puts a high current through a large internal drop in the output transistors. The output V-I plot in the Typical Characteristics (Figure 6) includes a boundary for 2 W maximum internal power dissipation under these conditions.

## BOARD LAYOUT GUIDELINES

Achieving optimum performance with a high-frequency amplifier such as the OPA2673 requires careful attention to board layout parasitic and external component types. Recommendations that optimize performance include:
a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. Parasitic capacitance on the output and inverting input pins can cause instability; on the noninverting input, it can react with the source impedance to cause unintentional band limiting. To reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board.
b) Minimize the distance (< 0.25 in, or $6,350 \mathrm{~mm}$ ) from the power-supply pins to high-frequency $0.1 \mu \mathrm{~F}$ decoupling capacitors. At the device pins, the ground and power-plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections (on pins 7 and 14 for a QFN package) should always be decoupled with these capacitors. An optional supply decoupling capacitor across the two power supplies (for bipolar operation) improves second-harmonic distortion performance. Larger $(2.2 \mu \mathrm{~F}$ to $6.8 \mu \mathrm{~F})$ decoupling capacitors, effective at a lower frequency, should also be used on the main supply pins. These can be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
c) Careful selection and placement of external components preserve the high-frequency performance of the OPA2673. Resistors should be of a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal film and carbon composition axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wire-wound type resistors in a high-frequency application. Although the output pin and inverting input pin are the most sensitive to parasitic capacitance, always position the feedback and series output resistor, if any, as close as possible to the output pin. Other network components, such as noninverting input termination resistors, should also be placed close to the package. Where double-side component mounting is allowed, place the feedback resistor directly under the package on the other side of the board between the output and inverting input pins. The frequency response is primarily determined by the feedback resistor value as described previously. Increasing the value reduces the bandwidth, whereas decreasing it gives a more
peaked frequency response. The $402 \Omega$ feedback resistor used in the Typical Characteristics at a gain of $+4 \mathrm{~V} / \mathrm{V}$ on $\pm 6 \mathrm{~V}$ supplies is a good starting point for design. Note that a $511 \Omega$ feedback resistor, rather than a direct short, is recommended for the unity-gain follower application. A current-feedback op amp requires a feedback resistor even in the unity-gain follower configuration to control stability.
d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces ( 50 mils to 100 mils , or $1,27 \mathrm{~mm}$ to $2,54 \mathrm{~mm}$ ) should be used, preferably with ground and power planes opened up around them. Estimate the total capacitive load and set $\mathrm{R}_{\mathrm{S}}$ from the plot of Differential $R_{S}$ vs Capacitive Load (Figure 27). Low parasitic capacitive loads (< 5pF) may not need an $R_{S}$ because the OPA2673 is nominally compensated to operate with a $2 p F$ parasitic load. If a long trace is required, and the 6 dB signal loss intrinsic to a doubly-terminated transmission line is acceptable, implement a matched impedance transmission line using microstrip or stripline techniques (consult an ECL design handbook for microstrip and stripline layout techniques). A $50 \Omega$ environment is normally not necessary onboard. In fact, a higher impedance environment improves distortion; see the distortion versus load plots. With a characteristic board trace impedance defined based on board material and trace dimensions, a matching series resistor into the trace from the output of the OPA2673 is used, as well as a terminating shunt resistor at the input of the destination device. Remember also that the terminating impedance is the parallel combination of the shunt resistor and the input impedance of the destination device.

This total effective impedance should be set to match the trace impedance. The high output voltage and current capability of the OPA2673 allows multiple destination devices to be handled as separate transmission lines, each with respective series and shunt terminations. If the 6 dB attenuation of a doubly-terminated transmission line is unacceptable, a long trace can be series-terminated at the source end only. Treat the trace as a capacitive load in this case, and set the series resistor value as shown in the plot of Differential $R_{S}$ vs Capacitive Load (Figure 27). However, this approach does not preserve signal integrity as well as a doubly-terminated line. If the input impedance of the destination device is low, there is some signal attenuation because of the voltage divider formed by the series output into the terminating impedance.
e) Socketing a high-speed part such as the OPA2673 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the OPA2673 directly onto the board.

## INPUT AND ESD PROTECTION

The OPA2673 is built using a high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices and are reflected in the Absolute Maximum Ratings table. All device pins have limited ESD protection using internal diodes to the power supplies, as shown in Figure 87.

These diodes provide moderate protection to input overdrive voltages above the supplies as well. The protection diodes can typically support 30 mA continuous current. Where higher currents are possible (for example, in systems with $\pm 15 \mathrm{~V}$ supply parts driving into the OPA2673), current-limiting series resistors should be added into the two inputs. Keep these resistor values as low as possible, because high values degrade both noise performance and frequency response.


Figure 87. ESD Steering Diodes

## REVISION HISTORY

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
Changes from Revision E (April, 2010) to Revision F Page

- Added minimum operating voltage (single supply) parameter ..... 5
Changes from Revision D (January, 2010) to Revision E ..... Page
- Revised Absolute Maximum Ratings table; deleted lead temperature specification, changed storage temperature range from $-40^{\circ} \mathrm{C}$ to $-65^{\circ} \mathrm{C}$ ..... 2


## PACKAGING INFORMATION

| Orderable Device | Status ${ }^{(1)}$ | Package <br> Type | Package <br> Drawing | Pins Package <br> Qty | Eco Plan ${ }^{(2)}$ | Lead/Ball Finish | MSL Peak Temp ${ }^{(3)}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2673IRGVR | ACTIVE | VQFN | RGV | 16 | 2500 |  <br> no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR |
| OPA2673IRGVRG4 | ACTIVE | VQFN | RGV | 16 | 2500 |  <br> no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR |
| OPA2673IRGVT | ACTIVE | VQFN | RGV | 16 | 250 |  <br> no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR |
| OPA2673IRGVTG4 | ACTIVE | VQFN | RGV | 16 | 250 |  <br> no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR |

${ }^{(1)}$ The marketing status values are defined as follows:
ACTIVE: Product device recommended for new designs.
LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.
NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.
PREVIEW: Device has been announced but is not in production. Samples may or may not be available.
OBSOLETE: TI has discontinued the production of the device.
${ }^{(2)}$ Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS \& no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.
TBD: The Pb-Free/Green conversion plan has not been defined.
Pb-Free (RoHS): Tl's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed $0.1 \%$ by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.
Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered $\mathrm{Pb}-\mathrm{Free}$ (RoHS compatible) as defined above.
Green (RoHS \& no $\mathbf{S b} / \mathrm{Br}$ ): Tl defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine ( Br ) and Antimony (Sb) based flame retardants ( Br or Sb do not exceed $0.1 \%$ by weight in homogeneous material)
${ }^{(3)}$ MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer:The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall Tl's liability arising out of such information exceed the total purchase price of the Tl part(s) at issue in this document sold by TI to Customer on an annual basis.

## TAPE AND REEL INFORMATION

REEL DIMENSIONS


W1

TAPE AND REEL INFORMATION
*All dimensions are nominal

| Device | Package <br> Type | Package <br> Drawing | Pins | SPQ | Reel <br> Diameter <br> $(\mathbf{m m})$ | Reel <br> Width <br> ( $\mathbf{( m m})$ | A0 <br> $(\mathbf{m m})$ | B0 <br> $(\mathbf{m m})$ | K0 <br> $(\mathbf{m m})$ | P1 <br> $(\mathbf{m m})$ | W <br> $(\mathbf{m m})$ | Pin1 <br> Quadrant |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2673IRGVR | VQFN | RGV | 16 | 2500 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 |
| OPA2673IRGVT | VQFN | RGV | 16 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 |


*All dimensions are nominal

| Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OPA2673IRGVR | VQFN | RGV | 16 | 2500 | 346.0 | 346.0 | 29.0 |
| OPA2673IRGVT | VQFN | RGV | 16 | 250 | 210.0 | 185.0 | 35.0 |



[^1]㯖 TEXAS
INSTRUMENTS
www.ti.com

RGV (S—PVQFN-N16)

## THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).
For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.


NOTE: All linear dimensions are in millimeters

RGV (S-PVQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD


NOTES: A. All linear dimensions are in millimeters.
B. This drawing is subject to change without notice.
C. Publication IPC-7351 is recommended for alternate designs.
D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com [http://www.ti.com](http://www.ti.com).
E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
F. Customers should contact their board fabrication site for solder mask tolerances.

## IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to Tl's terms and conditions of sale supplied at the time of order acknowledgment.
TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with Tl's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.
TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.
TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. Tl is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.
Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.
TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI . Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.
TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.
Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products |  | Applications |  |
| :---: | :---: | :---: | :---: |
| Audio | www.ti.com/audio | Communications and Telecom | www.ti.com/communications |
| Amplifiers | amplifier.ti.com | Computers and Peripherals | www.ti.com/computers |
| Data Converters | dataconverter.ti.com | Consumer Electronics | www.ti.com/consumer-apps |
| DLP® Products | www.dlp.com | Energy and Lighting | www.ti.com/energy |
| DSP | dsp.ti.com | Industrial | www.ti.com/industrial |
| Clocks and Timers | www.ti.com/clocks | Medical | www.ti.com/medical |
| Interface | interface.ti.com | Security | www.ti.com/security |
| Logic | logic.ti.com | Space, Avionics and Defense | www.ti.com/space-avionics-defense |
| Power Mgmt | power.ti.com | Transportation and Automotive | www.ti.com/automotive |
| Microcontrollers | microcontroller.ti.com | Video and Imaging | www.ti.com/video |
| RFID | www.ti-rfid.com |  |  |
| OMAP Mobile Processors | www.ti.com/omap |  |  |
| Wireless Connectivity | www.ti.com/wirelessconnectivity |  |  |
|  | TI E2E Commu | y Home Page | e2e.ti.com |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated


[^0]:    (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

[^1]:    NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.
    B. This drawing is subject to change without notice.
    C. Quad Flatpack, No-leads (QFN) package configuration.
    D. The package thermal pad must be soldered to the board for thermal and mechanical performance.
    E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
    F. Falls within JEDEC MO-220.

