February 2008 # 74VHCT08A Quad 2-Input AND Gate #### **Features** - High speed: t<sub>PD</sub> = 5.0ns (typ.) at T<sub>A</sub> = 25°C - High noise immunity: $V_{IH} = 2.0V$ , $V_{II} = 0.8V$ - Power down protection is provided on all inputs and outputs - Low noise: V<sub>OLP</sub> = 0.8V (max.) - Low power dissipation: $I_{CC} = 2\mu A \text{ (max.)} @ T_A = 25^{\circ}C$ - Pin and function compatible with 74HCT08 ## **General Description** The VHCT08A is an advanced high speed CMOS 2 Input AND Gate fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. The internal circuit is composed of 4 stages including buffer output, which provide high noise immunity and stable output. Protection circuits ensure that 0V to 7V can be applied to the input pins without regard to the supply voltage and to the output pins with $V_{CC} = 0V$ . These circuits prevent device destruction due to mismatched supply and input/output voltages. This device can be used to interface 3V to 5V systems and two supply systems such as battery backup. # **Ordering Information** | Order Number | Package<br>Number | Package Description | |--------------|-------------------|------------------------------------------------------------------------------| | 74VHCT08AM | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74VHCT08ASJ | M14D | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHCT08AMTC | MTC14 | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74HCT08AN | N14A | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering number. # **Connection Diagram** # **Pin Description** | Pin Names | Description | |---------------------------------|-------------| | A <sub>n</sub> , B <sub>n</sub> | Inputs | | O <sub>n</sub> | Outputs | # **Logic Symbol** # **Truth Table** | Α | В | 0 | |---|---|---| | L | L | L | | L | Н | L | | Н | L | L | | Н | Н | Н | ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Rating | |------------------|---------------------------------------------------------------------------------------------------|---------------------------------| | V <sub>CC</sub> | Supply Voltage | -0.5V to +7.0V | | V <sub>IN</sub> | DC Input Voltage | -0.5V to +7.0V | | V <sub>OUT</sub> | DC Output Voltage HIGH or LOW state, I <sub>OUT</sub> absolute maximum rating must be observed | –0.5V to V <sub>CC</sub> + 0.5V | | | V <sub>CC</sub> = 0V | -0.5V to +7.0V | | I <sub>IK</sub> | Input Diode Current | –20mA | | I <sub>OK</sub> | Output Diode Current, V <sub>OUT</sub> < GND, V <sub>OUT</sub> > V <sub>CC</sub> (Outputs Active) | ±20mA | | I <sub>OUT</sub> | DC Output Current | ±25mA | | Icc | DC V <sub>CC</sub> /GND Current | ±50mA | | T <sub>STG</sub> | Storage Temperature | –65°C to +150°C | | T <sub>L</sub> | Lead Temperature (Soldering, 10 seconds) | 260°C | # Recommended Operating Conditions<sup>(1)</sup> The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | | Rating | |---------------------------------|---------------------------------------------------------------------------------------------|----------------|-----------------------| | V <sub>CC</sub> | Supply Voltage | | 4.5V to 5.5V | | V <sub>IN</sub> | Input Voltage | | 0V to +5.5V | | V <sub>OUT</sub> | Output Voltage HIGH or LOW state, I <sub>OUT</sub> absolute maximum rating must be observed | | 0V to V <sub>CC</sub> | | | $V_{CC} = 0V$ | | 0V to +5.5V | | T <sub>OPR</sub> | Operating Temperature | –40°C to +85°C | | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time, V <sub>CC</sub> = 5.0V ± 0.5V | | 0ns/V ~ 20ns/V | #### Note: 1. Unused inputs must be held HIGH or LOW. They may not float. # **DC Electrical Characteristics** | | | | | | T | <sub>A</sub> = 25° | С | , ,, | –40°C<br>85°C | | |------------------|-------------------------------------------------|---------------------|------------------------------------------------------------------|---------------------|------|--------------------|------|------|---------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Coi | nditions | Min. | Тур. | Max. | Min. | Max. | Units | | V <sub>IH</sub> | HIGH Level | 4.5 | | | 2.0 | | | 2.0 | | V | | | Input Voltage | 5.5 | | | 2.0 | | | 2.0 | | | | V <sub>IL</sub> | LOW Level | 4.5 | | | | | 0.8 | | 0.8 | V | | | Input Voltage | 5.5 | | | | | 0.8 | | 0.8 | | | V <sub>OH</sub> | HIGH Level | 4.5 | $V_{IN} = V_{IH}$ | $I_{OH} = -50\mu A$ | 4.40 | 4.50 | | 4.40 | | V | | | Output Voltage | | or V <sub>IL</sub> | $I_{OH} = -8mA$ | 3.94 | | | 3.80 | | | | V <sub>OL</sub> | LOW Level Output | 4.5 | | $I_{OL} = 50\mu A$ | | 0.0 | 0.1 | | 0.1 | V | | | Voltage | | or V <sub>IL</sub> | $I_{OL} = 8mA$ | | | 0.36 | | 0.44 | | | I <sub>IN</sub> | Input Leakage<br>Current | 0–5.5 | V <sub>IN</sub> = 5.5V or GND | | | | ±0.1 | | ±1.0 | μA | | I <sub>CC</sub> | Quiescent Supply<br>Current | 5.5 | $V_{IN} = V_{CC}$ or GND | | | | 2.0 | | 20.0 | μА | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | V <sub>IN</sub> = 3.4V, Other<br>Inputs = V <sub>CC</sub> or GND | | | | 1.35 | | 1.50 | mA | | l <sub>OFF</sub> | Output Leakage<br>Current (Power<br>Down State) | 0.0 | V <sub>OUT</sub> = 5.5 | 5V | | | 0.5 | | 5.0 | μΑ | # **Noise Characteristics** | | | | | T <sub>A</sub> = | 25°C | | |---------------------------------|---------------------------------------------------------------|---------------------|-----------------------|------------------|--------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Тур. | Limits | Units | | V <sub>OLP</sub> <sup>(2)</sup> | Quiet Output Maximum<br>Dynamic V <sub>OL</sub> | 5.0 | C <sub>L</sub> = 50pF | 0.4 | 0.8 | V | | V <sub>OLV</sub> <sup>(2)</sup> | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 5.0 | C <sub>L</sub> = 50pF | -0.4 | -0.8 | V | | V <sub>IHD</sub> <sup>(2)</sup> | HD <sup>(2)</sup> Minimum HIGH Level<br>Dynamic Input Voltage | | C <sub>L</sub> = 50pF | | 2.0 | V | | V <sub>ILD</sub> <sup>(2)</sup> | | | C <sub>L</sub> = 50pF | | 0.8 | V | #### Note: 2. Parameter guaranteed by design. ## **AC Electrical Characteristics** | | | | | - | Γ <sub>A</sub> = 25°0 | | T <sub>A</sub> = -4 | 10°C to<br>5°C | | |-------------------------------------|----------------------------------|---------------------|------------------------|-----|-----------------------|-----|---------------------|----------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Min | Тур | Max | Min | Max | Units | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay | 5.0 ± 0.5 | C <sub>L</sub> = 15pF | | 5.0 | 6.9 | 1.0 | 8.0 | ns | | | | | $C_L = 50pF$ | | 5.5 | 7.9 | 1.0 | 9.0 | | | C <sub>IN</sub> | Input Capacitance | | V <sub>CC</sub> = Open | | 4 | 10 | | 10 | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance | | (3) | | 18 | | | | pF | #### Note: 3. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance, which is calculated from the operating current consumption without load. Average operating current can be obtained from the equation: I<sub>CC</sub> (opr.) = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>IN</sub> + I<sub>CC</sub> / 4 (per gate) ## **Physical Dimensions** - A) THIS PACKAGE CONFORMS TO JEDEC MS-012, VARIATION AB, ISSUE C, - B) ALL DIMENSIONS ARE IN MILLIMETERS. - C) DIMENSIONS DO NOT INCLUDE MOLD FLASH OR BURRS. - D) LANDPATTERN STANDARD: SOIC127P600X145-14M - E) DRAWING CONFORMS TO ASME Y14.5M-1994 - F) DRAWING FILE NAME: M14AREV13 Figure 1. 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ ## Physical Dimensions (Continued) #### LAND PATTERN RECOMMENDATION DIMENSIONS ARE IN MILLIMETERS #### NOTES: - A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. M14DREVC Figure 2. 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ #### Physical Dimensions (Continued) 5.0±0.1 -A-0.65 0.43 TYP 6.4 4.4±0.1 -B-1.65 3.2 □ 0.2 C B A PIN #1 IDENT. 6.10 0.45 -LAND PATTERN RECOMMENDATION SEE DETAIL A ALL LEAD TIPS 0.90+0.15 1.2 MAX □ 0.1 C 0.09-0.20 -C-0.10±0.05 0.65 0.19 - 0.30⊕ |0.13\\(\) |A |B\(\) |C\(\) 12.00°TOP & BOTTOM R0.09 min GAGE PLANE 0.25 0°-8° NOTES: 0.6±0.1 A. CONFORMS TO JEDEC REGISTRATION MO-153, SEATING PLANE R0.09min VARIATION AB, REF NOTE 6 -1 00 **B. DIMENSIONS ARE IN MILLIMETERS DETAIL A** - C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, - AND TIE BAR EXTRUSIONS D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1982 - E. LANDPATTERN STANDARD: SOP65P640X110-14M - F. DRAWING FILE NAME: MTC14REV6 Figure 3. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a> ## Physical Dimensions (Continued) NOTES: UNLESS OTHERWISE SPECIFIED THIS PACKAGE CONFORMS TO - A) JEDEC MS-001 VARIATION BA - B) ALL DIMENSIONS ARE IN MILLIMETERS. DIMENSIONS ARE EXCLUSIVE OF BURRS. - C) MOLD FLASH, AND TIE BAR EXTRUSIONS. - D) DIMENSIONS AND TOLERANCES PER ASME Y14.5-1994 - E) DRAWING FILE NAME: MKT-N14AREV7 Figure 4. 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products. Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/ #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. ACEx<sup>®</sup> Build it Now<sup>™</sup> CorePLUS<sup>™</sup> CROSSVOLT<sup>™</sup> CTL<sup>™</sup> Current Transfer Logic™ EcoSPARK® EZSWITCH™ \* EZSVVI FZ TR Fairchild<sup>®</sup> Fairchild Semiconductor<sup>®</sup> FACT Quiet Series™ FACT® FAST® FastvCore™ FlashWriter® FPS™ FRFET® Global Power Resource<sup>sм</sup> Green FPS™ Green FPS™ e-Series™ GTO™ i-Lo™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MillerDrive™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® PDP-SPM™ Power220® Power247® POWEREDGE® Power-SPM™ PowerTrench® Programmable Active Droop™ QFĒT<sup>®</sup> QS™ QT Optoelectronics™ Quiet Series™ RapidConfigure™ SMART START™ SPM<sup>®</sup> STEALTH™ SuperFET™ SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SyncFET™ SYSTEM® GENERAL The Power Franchise® Franchise TinyBoost™ TinyBuck™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ µSerDes™ UHC® Ultra FRFET™ UniFET™ VCX™ \* EZSWITCH™ and FlashWriter® are trademarks of System General Corporation, used under license by Fairchild Semiconductor. #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. 132