SILICDN LABS

## Features

- Not recommended for new designs. For alternatives, see the Si533x family of products.
- Generates any frequency from 2 kHz to 945 MHz and select frequencies to 1.4 GHz from an input frequency of 10 to 710 MHz
■ Low jitter clock outputs w/jitter generation as low as 0.6 ps rms ( $50 \mathrm{kHz}-80 \mathrm{MHz}$ )
■ Integrated loop filter with selectable loop bandwidth (150 kHz to 1.3 MHz)
- Four clock inputs with manual or automatically controlled switching
- Five clock outputs with selectable signal format (LVPECL, LVDS, CML, CMOS)
- Support for ITU G. 709 FEC ratios (255/238, 255/237, 255/236)
- LOS alarm outputs
- $\mathrm{I}^{2} \mathrm{C}$ or SPI programmable settings
- On-chip voltage regulator for $1.8 \mathrm{~V} \pm 5 \%$, $2.5 \mathrm{~V} \pm 10 \%$, or $3.5 \mathrm{~V} \pm 10 \%$ operation
- Small size: $14 \times 14 \mathrm{~mm}$ 100-pin TQFP
- Pb-free, RoHS compliant



## Applications

- SONET/SDH OC-48/OC-192 STM-16/STM-64 line cards
- GbE/10GbE, 1/2/4/8/10GFC line cards
■ ITU G. 709 and custom FEC line cards
- Wireless base stations
- Data converter clocking
- xDSL

■ SONET/SDH + PDH clock synthesis

- Test and measurement


## Description

The Si5367 is a low jitter, precision clock multiplier for applications requiring clock multiplication without jitter attenuation. The Si5367 accepts four clock inputs ranging from 10 to 707 MHz and generates five frequency-multiplied clock outputs ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz . The device provides virtually any frequency translation combination across this operating range. The outputs are divided down separately from a common source. The Si5367 input clock frequency and clock multiplication ratio are programmable through an I ${ }^{2}$ C or SPI interface. The Si5367 is based on Silicon Laboratories' 3rdgeneration DSPLL ${ }^{\circledR}$ technology, which provides any-frequency synthesis in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The DSPLL loop bandwidth is digitally programmable, providing jitter performance optimization at the application level. Operating from a single $1.8,2.5$, or 3.5 V supply, the Si 5367 is ideal for providing clock multiplication in high performance timing applications.

## Functional Block Diagram



## Table of Contents

Section Page

1. Electrical Specifications ..... 4
2. Typical Application Schematics ..... 15
3. Functional Description ..... 17
3.1. Further Documentation ..... 17
4. Register Map ..... 18
5. Register Descriptions ..... 20
6. Pin Descriptions: Si5367 ..... 67
7. Ordering Guide ..... 73
8. Package Outline: 100-Pin TQFP ..... 74
9. PCB Land Pattern ..... 75
10. Top Marking ..... 77
10.1. Si5367 Top Marking ..... 77
10.2. Top Marking Explanation ..... 77
Document Change List ..... 78
Contact Information ..... 80

## 1. Electrical Specifications

Table 1. Recommended Operating Conditions

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Ambient Temperature | $\mathrm{T}_{\mathrm{A}}$ |  | -40 | 25 | 85 | C |
| Supply Voltage during <br> Normal Operation | $\mathrm{V}_{\mathrm{DD}}$ | 3.3 V Nominal | 2.97 | 3.3 | 3.63 | V |
|  |  | 2.5 V Nominal | 2.25 | 2.5 | 2.75 | V |
|  |  | 1.8 V Nominal | 1.71 | 1.8 | 1.89 | V |

Note: All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of $25^{\circ} \mathrm{C}$ unless otherwise stated.


Figure 1. Differential Voltage Characteristics


Figure 2. Rise/Fall Time Characteristics

Table 2. DC Characteristics
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, T_{A}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Current ${ }^{1,2}$ | $\mathrm{I}_{\mathrm{DD}}$ | LVPECL Format 622.08 MHz Out All CKOUTs Enabled | - | 394 | 435 | mA |
|  |  | LVPECL Format 622.08 MHz Out 1 CKOUT Enabled | - | 253 | 284 | mA |
|  |  | CMOS Format 19.44 MHz Out All CKOUTs Enabled | - | 278 | 321 | mA |
|  |  | CMOS Format 19.44 MHz Out 1 CKOUT Enabled | - | 229 | 261 | mA |
|  |  | Disable Mode | - | 165 | - | mA |
| CKINn Input Pins ${ }^{3}$ |  |  |  |  |  |  |
| Input Common Mode Voltage (Input Threshold Voltage) | $V_{\text {ICM }}$ | $1.8 \mathrm{~V} \pm 5 \%$ | 0.9 | - | 1.4 | V |
|  |  | $2.5 \mathrm{~V} \pm 10 \%$ | 1 | - | 1.7 | V |
|  |  | $3.3 \mathrm{~V} \pm 10 \%$ | 1.1 | - | 1.95 | V |
| Input Resistance | CKN ${ }_{\text {RIN }}$ | Single-ended | 20 | 40 | 60 | $\mathrm{k} \Omega$ |
| Single-Ended Input <br> Voltage Swing <br> (See Absolute Specs) | $\mathrm{V}_{\text {ISE }}$ | $\mathrm{f}_{\mathrm{CKIN}}<212.5 \mathrm{MHz}$ <br> See Figure 1. | 0.2 | - | - | $\mathrm{V}_{\mathrm{PP}}$ |
|  |  | $\mathrm{f}_{\mathrm{CKIN}}>212.5 \mathrm{MHz}$ <br> See Figure 1. | 0.25 | - | - | $\mathrm{V}_{\mathrm{PP}}$ |
| Differential Input Voltage Swing (See Absolute Specs) | $\mathrm{V}_{\text {ID }}$ | $\mathrm{f}_{\mathrm{CKIN}}<212.5 \mathrm{MHz}$ <br> See Figure 1. | 0.2 | - | - | $V_{P P}$ |
|  |  | fCKIN > 212.5 MHz <br> See Figure 1. | 0.25 | - | - | $\mathrm{V}_{\mathrm{PP}}$ |
| Output Clocks (CKOUTn) ${ }^{4,5}$ |  |  |  |  |  |  |
| Notes: <br> 1. Current draw is independent of supply voltage. <br> 2. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 3. No under- or overshoot is allowed. <br> 4. LVPECL outputs require nominal $\mathrm{VDD} \geq 2.5 \mathrm{~V}$. <br> 5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo $=622.08 \mathrm{MHz}$. <br> 6. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details. |  |  |  |  |  |  |

Table 2. DC Characteristics (Continued)
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Common Mode | CKOVcm | LVPECL $100 \Omega$ load line-to-line | $\mathrm{V}_{\mathrm{DD}}-1.42$ | - | $\mathrm{V}_{\mathrm{DD}}-1.25$ | V |
| Differential Output Swing | $\mathrm{CKO}_{\mathrm{VD}}$ | LVPECL $100 \Omega$ load line-to-line | 1.1 | - | 1.9 | $\mathrm{V}_{\mathrm{PP}}$ |
| Single Ended Output Swing | $\mathrm{CKO}_{\text {VSE }}$ | LVPECL $100 \Omega$ load line-to-line | 0.5 | - | 0.93 | $\mathrm{V}_{\mathrm{PP}}$ |
| Differential Output Voltage | CKOVD | CML $100 \Omega$ load line-toline | 350 | 425 | 500 | $m V_{\text {PP }}$ |
| Common Mode Output Voltage | $\mathrm{CKO}_{\mathrm{Vcm}}$ | CML $100 \Omega$ load line-toline | - | $V_{D D}-0.36$ | - | V |
| Differential Output Voltage | $\mathrm{CKO}_{\mathrm{vd}}$ | LVDS <br> $100 \Omega$ load line-to-line | 500 | 700 | 900 | $m V_{\text {PP }}$ |
|  |  | Low Swing LVDS $100 \Omega$ load line-to-line | 350 | 425 | 500 | $m V_{P P}$ |
| Common Mode Output Voltage | $\mathrm{CKO}_{\mathrm{Vcm}}$ | LVDS $100 \Omega$ load line-toline | 1.125 | 1.2 | 1.275 | V |
| Differential Output Resistance | $\mathrm{CKO}_{\mathrm{RD}}$ | CML, LVPECL, LVDS | - | 200 | - | $\Omega$ |
| Output Voltage Low | CKOVollh | CMOS | - | - | 0.4 | V |
| Output Voltage High | $\mathrm{CKO}_{\text {VOHLH }}$ | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=1.71 \mathrm{~V} \\ \text { CMOS } \end{gathered}$ | $0.8 \times \mathrm{V}_{\mathrm{DD}}$ | - | - | V |

Notes:

1. Current draw is independent of supply voltage.
2. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.
3. No under- or overshoot is allowed.
4. LVPECL outputs require nominal VDD $\geq 2.5 \mathrm{~V}$.
5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo $=622.08 \mathrm{MHz}$.
6. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.

Table 2. DC Characteristics (Continued)
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output Drive Current (CMOS driving into CKO vol for output low or $\mathrm{CKO}_{\mathrm{VOH}}$ for output high. CKOUT+ and CKOUT- shorted externally) | $\mathrm{CKO}_{10}$ | $\begin{gathered} \mathrm{ICMOS}[1: 0]=11 \\ \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V} \end{gathered}$ | - | 7.5 | - | mA |
|  |  | $\begin{gathered} \operatorname{ICMOS}[1: 0]=10 \\ V_{D D}=1.8 \mathrm{~V} \end{gathered}$ | - | 5.5 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=01 \\ \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V} \end{gathered}$ | - | 3.5 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=00 \\ \mathrm{~V}_{\mathrm{DD}}=1.8 \mathrm{~V} \end{gathered}$ | - | 1.75 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=11 \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \end{gathered}$ | - | 32 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=10 \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \end{gathered}$ | - | 24 | - | mA |
|  |  | $\begin{gathered} \mathrm{ICMOS}[1: 0]=01 \\ \mathrm{~V}_{\mathrm{DD}}=3.3 \mathrm{~V} \end{gathered}$ | - | 16 | - | mA |
|  |  | $\begin{gathered} I C M O S[1: 0]=00 \\ V_{D D}=3.3 \mathrm{~V} \end{gathered}$ | - | 8 | - | mA |
| 2-Level LVCMOS Input Pins |  |  |  |  |  |  |
| Input Voltage Low | $\mathrm{V}_{\text {IL }}$ | $\mathrm{V}_{\mathrm{DD}}=1.71 \mathrm{~V}$ | - | - | 0.5 | V |
|  |  | $\mathrm{V}_{\text {DD }}=2.25 \mathrm{~V}$ | - | - | 0.7 | V |
|  |  | $\mathrm{V}_{\text {DD }}=2.97 \mathrm{~V}$ | - | - | 0.8 | V |
| Input Voltage High | $\mathrm{V}_{\mathrm{IH}}$ | $\mathrm{V}_{\text {DD }}=1.89 \mathrm{~V}$ | 1.4 | - | - | V |
|  |  | $\mathrm{V}_{\text {DD }}=2.25 \mathrm{~V}$ | 1.8 | - | - | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=3.63 \mathrm{~V}$ | 2.5 | - | - | V |

Notes:

1. Current draw is independent of supply voltage.
2. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.
3. No under- or overshoot is allowed.
4. LVPECL outputs require nominal VDD $\geq 2.5 \mathrm{~V}$.
5. LVPECL, CML, LVDS and low-swing LVDS measured with Fo $=622.08 \mathrm{MHz}$.
6. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.

Table 2. DC Characteristics (Continued)
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 3-Level Input Pins ${ }^{6}$ |  |  |  |  |  |  |
| Input Voltage Low | $\mathrm{V}_{\text {ILL }}$ |  | - | - | $0.15 \times \mathrm{V}_{\text {DD }}$ | V |
| Input Voltage Mid | $\mathrm{V}_{\text {IMM }}$ |  | $0.45 \times V_{\text {DD }}$ | - | $0.55 \times V_{\text {DD }}$ | V |
| Input Voltage High | $\mathrm{V}_{\mathrm{IHH}}$ |  | $0.85 \times V_{\text {DD }}$ | - | - | V |
| Input Low Current | IILL | See Note 6 | -20 | - | - | $\mu \mathrm{A}$ |
| Input Mid Current | $\mathrm{I}_{\text {IM }}$ | See Note 6 | -2 | - | +2 | $\mu \mathrm{A}$ |
| Input High Current | $\mathrm{I}_{\mathrm{IHH}}$ | See Note 6 | - | - | 20 | $\mu \mathrm{A}$ |
| LVCMOS Output Pins |  |  |  |  |  |  |
| Output Voltage Low | $\mathrm{V}_{\text {OL }}$ | $\begin{aligned} \mathrm{IO} & =2 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{DD}} & =1.71 \mathrm{~V} \end{aligned}$ | - | - | 0.4 | V |
| Output Voltage Low |  | $\begin{aligned} \mathrm{IO} & =2 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{DD}} & =2.97 \mathrm{~V} \end{aligned}$ | - | - | 0.4 | V |
| Output Voltage High | $\mathrm{V}_{\mathrm{OH}}$ | $\begin{gathered} I \mathrm{O}=-2 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{DD}}=1.71 \mathrm{~V} \end{gathered}$ | $V_{D D}-0.4$ | - | - | V |
| Output Voltage High |  | $\begin{gathered} \mathrm{IO}=-2 \mathrm{~mA} \\ \mathrm{~V}_{\mathrm{DD}}=2.97 \mathrm{~V} \end{gathered}$ | $V_{D D}-0.4$ | - | - | V |
| Disabled Leakage Current | $\mathrm{I}_{\mathrm{Oz}}$ | $\mathrm{RSTb}=0$ | -100 | - | 100 | $\mu \mathrm{A}$ |

Notes:

1. Current draw is independent of supply voltage.
2. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS.
3. No under- or overshoot is allowed.
4. LVPECL outputs require nominal VDD $\geq 2.5 \mathrm{~V}$.
5. LVPECL, CML, LVDS and low-swing LVDS measured with $F o=622.08 \mathrm{MHz}$.
6. This is the amount of leakage that the 3-Level inputs can tolerate from an external driver. See Si53xx Family Reference Manual for more details.

Table 3. AC Characteristics
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, T_{A}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CKINn Input Pins |  |  |  |  |  |  |
| Input Frequency | $\mathrm{CKN}_{F}$ |  | 10 | - | 710 | MHz |
| Input Duty Cycle (Minimum Pulse Width) | $C K N_{\text {DC }}$ | Whichever is smaller (i.e., the 40\% / 60\% limitation applies only to high frequency clocks) | 40 | - | 60 | \% |
|  |  |  | 2 | - | - | ns |
| Input Capacitance | $\mathrm{CKN}_{\mathrm{CIN}}$ |  | - | - | 3 | pF |
| Input Rise/Fall Time | CKN ${ }_{\text {TRF }}$ | 20-80\% <br> See Figure 2 | - | - | 11 | ns |
| CKOUTn Output Pins <br> (See ordering section for speed grade vs frequency limits) |  |  |  |  |  |  |
| Output Frequency (Output not configured for CMOS or Disabled) | $\mathrm{CKO}_{F}$ | $\mathrm{N} 1 \geq 6$ | 0.002 | - | 945 | MHz |
|  |  | N1 $=5$ | 970 | - | 1134 | MHz |
|  |  | $\mathrm{N} 1=4$ | 1.213 | - | 1.4 | GHz |
| Maximum Output Frequency in CMOS Format | $\mathrm{CKO}_{\mathrm{F}}$ |  | - | - | 212.5 | MHz |
| $\begin{array}{\|l} \text { Output Rise/Fall } \\ \text { (20-80 \%) @ } \\ 622.08 \mathrm{MHz} \text { output } \end{array}$ | CKO ${ }_{\text {TRF }}$ | Output not configured for CMOS or Disabled See Figure 2 | - | 230 | 350 | ps |
| $\begin{aligned} & \text { Output Rise/Fall } \\ & (20-80 \%) @ \\ & 212.5 \mathrm{MHz} \text { output } \end{aligned}$ | $\mathrm{CKO}_{\text {TRF }}$ | $\begin{gathered} \text { CMOS Output } \\ V_{\text {DD }}=1.71 \\ \text { C }_{\text {LOAD }}=5 \mathrm{pF} \end{gathered}$ | - | - | 8 | ns |
| $\begin{array}{\|l\|} \hline \text { Output Rise/Fall } \\ (20-80 \%) @ \\ 212.5 \mathrm{MHz} \text { output } \\ \hline \end{array}$ | $\mathrm{CKO}_{\text {TRF }}$ | $\begin{gathered} \text { CMOS Output } \\ \mathrm{V}_{\mathrm{DD}}=2.97 \\ \mathrm{C}_{\text {LOAD }}=5 \mathrm{pF} \end{gathered}$ | - | - | 2 | ns |
| Output Duty Cycle Uncertainty @ 622.08 MHz | $\mathrm{CKO}_{\text {DC }}$ | $100 \Omega$ Load Line-to-Line Measured at 50\% Point (Not for CMOS) | - | - | +/-40 | ps |

Table 3. AC Characteristics (Continued)
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, T_{A}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LVCMOS Input Pins |  |  |  |  |  |  |
| Minimum Reset Pulse Width | $\mathrm{t}_{\text {RSTMN }}$ |  | 1 | - | - | $\mu \mathrm{s}$ |
| Reset to Microprocessor Access Ready | $t_{\text {READY }}$ |  | - | - | 10 | ms |
| Input Capacitance | $\mathrm{C}_{\text {in }}$ |  | - | - | 3 | pF |
| LVCMOS Output Pins |  |  |  |  |  |  |
| Rise/Fall Times | $\mathrm{t}_{\mathrm{RF}}$ | $\begin{gathered} \mathrm{C}_{\mathrm{LOAD}}=20 \mathrm{pF} \\ \text { See Figure } 2 \end{gathered}$ | - | 25 | - | ns |
| LOSn Trigger Window | $\mathrm{LOS}_{\text {TRIG }}$ | From last CKINn $\uparrow$ to $\downarrow$ Internal detection of LOSn $\text { N3 = } 1$ | - | - | $4.5 \times \mathrm{N} 3$ | $\mathrm{T}_{\text {CKIN }}$ |
| Time to Clear LOL after LOS Cleared | ${ }^{\text {t CLRLOL }}$ | $\downarrow$ LOS to $\downarrow$ LOL <br> Fold = Fnew <br> Stable Xa/XB reference | - | 10 | - | ms |
| Device Skew |  |  |  |  |  |  |
| Output Clock Skew | $t_{\text {SKEW }}$ | $\uparrow$ of CKOUTn to $\uparrow$ of CKOUT_m, CKOUTn and CKOUT_m at same frequency and signal format <br> PHASEOFFSET $=0$ <br> CKOUT_ALWAYS_ON = 1 <br> SQ ICAL = 1 | - | - | 100 | ps |
| Phase Change due to Temperature Variation | $\mathrm{t}_{\text {TEMP }}$ | Max phase changes from $-40 \text { to }+85^{\circ} \mathrm{C}$ | - | 300 | 500 | ps |

Table 3. AC Characteristics (Continued)
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PLL Performance <br> (fin = fout = 622.08 MHz; BW = $\mathbf{1 2 0 ~ H z ; ~ L V P E C L ) ~}$ |  |  |  |  |  |  |
| Lock Time | $\mathrm{t}_{\text {LOCKMP }}$ | Start of ICAL to $\downarrow$ of LOL | - | 35 | 1200 | ms |
| Closed Loop Jitter Peaking | $\mathrm{J}_{\mathrm{PK}}$ |  | - | 0.05 | 0.1 | dB |
| Jitter Tolerance | $\mathrm{J}_{\text {TOL }}$ | Jitter Frequency $\geq$ Loop Bandwidth | 5000/BW | - | - | ns pk-pk |
| Phase Noise fout $=622.08 \mathrm{MHz}$ | $\mathrm{CKO}_{\text {PN }}$ | 1 kHz Offset | - | -90 | - | dBc/Hz |
|  |  | 10 kHz Offset | - | -113 | - | dBc/Hz |
|  |  | 100 kHz Offset | - | -118 | - | dBc/Hz |
|  |  | 1 MHz Offset | - | -132 | - | dBc/Hz |
| Subharmonic Noise | $\mathrm{SP}_{\text {SUBH }}$ | Phase Noise @ 100 kHz Offset | - | -88 | - | dBc |
| Spurious Noise | SP ${ }_{\text {SPUR }}$ | $\begin{gathered} \text { Max spur @ n x F3 } \\ (\mathrm{n} \geq 1, \mathrm{n} \times \mathrm{F} 3<100 \mathrm{MHz}) \end{gathered}$ | - | -93 | - | dBc |

Table 4. Microprocessor Control
( $\mathrm{V}_{\mathrm{DD}}=1.8 \pm 5 \%, 2.5 \pm 10 \%$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $1^{2} \mathrm{C}$ Bus Lines (SDA, SCL) |  |  |  |  |  |  |
| Input Voltage Low | VIL ${ }_{12 \mathrm{C}}$ |  | - | - | $0.25 \times \mathrm{V}_{\text {DD }}$ | V |
| Input Voltage High | $\mathrm{VIH}_{12 \mathrm{C}}$ |  | $0.7 \times V_{\text {DD }}$ | - | $V_{D D}$ | V |
| Hysteresis of Schmitt trigger inputs | VHYS ${ }_{\text {I2C }}$ | $\mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V}$ | $0.1 \times \mathrm{V}_{\mathrm{DD}}$ | - | - | V |
|  |  | $\mathrm{V}_{\mathrm{DD}}=2.5$ or 3.3 V | $0.05 \times V_{\text {DD }}$ | - | - | V |
| Output Voltage Low | $\mathrm{VOL}_{12 \mathrm{C}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}=1.8 \mathrm{~V} \\ & \mathrm{IO}=3 \mathrm{~mA} \end{aligned}$ | - | - | $0.2 \times \mathrm{V}_{\mathrm{DD}}$ | V |
|  |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=2.5 \text { or } 3.3 \mathrm{~V} \\ \mathrm{IO}=3 \mathrm{~mA} \end{gathered}$ | - | - | 0.4 | V |

Table 4. Microprocessor Control (Continued)
$\left(V_{D D}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ )

| Parameter | Symbol | Test Condition | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SPI Specifications |  |  |  |  |  |  |
| Duty Cycle, SCLK | $\mathrm{t}_{\mathrm{DC}}$ | SCLK $=10 \mathrm{MHz}$ | 40 | - | 60 | \% |
| Cycle Time, SCLK | $\mathrm{t}_{\mathrm{c}}$ |  | 100 | - | - | ns |
| Rise Time, SCLK | $\mathrm{t}_{\mathrm{r}}$ | 20-80\% | - | - | 25 | ns |
| Fall Time, SCLK | $\mathrm{t}_{\mathrm{f}}$ | 20-80\% | - | - | 25 | ns |
| Low Time, SCLK | $\mathrm{t}_{\text {lsc }}$ | 20-20\% | 30 | - | - | ns |
| High Time, SCLK | $\mathrm{t}_{\text {hsc }}$ | 80-80\% | 30 | - | - | ns |
| Delay Time, SCLK Fall to SDO Active | $\mathrm{t}_{\mathrm{d} 1}$ |  | - | - | 25 | ns |
| Delay Time, SCLK Fall to SDO Transition | $\mathrm{t}_{\mathrm{d} 2}$ |  | - | - | 25 | ns |
| Delay Time, SS Rise to SDO Tri-state | $\mathrm{t}_{\mathrm{d} 3}$ |  | - | - | 25 | ns |
| Setup Time, SS to SCLK Fall | $\mathrm{t}_{\text {su1 }}$ |  | 25 | - | - | ns |
| Hold Time, SS to SCLK Rise | $t_{\text {h }}$ |  | 20 | - | - | ns |
| Setup Time, SDI to SCLK Rise | $\mathrm{t}_{\text {su2 }}$ |  | 25 | - | - | ns |
| Hold Time, SDI to SCLK Rise | $t_{\text {h2 }}$ |  | 20 | - | - | ns |
| Delay Time between Slave Selects | $\mathrm{t}_{\mathrm{cs}}$ |  | 25 | - | - | ns |

Table 5. Jitter Generation

| Parameter | Symbol | Test Condition* | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Measurement Filter |  |  |  |  |
| Jitter Gen OC-192 | JGEN | $4-80 \mathrm{MHz}$ | - | . 23 | - | $\mathrm{ps}_{\text {rms }}$ |
|  |  | $0.05-80 \mathrm{MHz}$ | - | . 47 | - | ps ${ }_{\text {rms }}$ |
| Jitter Gen OC-48 | JGEN | $0.12-20 \mathrm{MHz}$ | - | . 48 | - | ps ${ }_{\text {rms }}$ |
| *Note: Test conditions: <br> 1. $\mathrm{fIN}=\mathrm{fOUT}=622.08 \mathrm{MHz}$ <br> 2. Clock input: LVPECL <br> 3. Clock output: LVPECL <br> 4. PLL bandwidth: 877 kHz <br> 5. $\quad 114.285 \mathrm{MHz}$ 3rd OT crystal used as XA/XB input <br> 6. $V_{D D}=2.5 \mathrm{~V}$ <br> 7. $\mathrm{T}_{\mathrm{A}}=85^{\circ} \mathrm{C}$ |  |  |  |  |  |  |

Table 6. Thermal Characteristics
$\left(\mathrm{V}_{\mathrm{DD}}=1.8 \pm 5 \%, 2.5 \pm 10 \%\right.$, or $3.3 \mathrm{~V} \pm 10 \%, \mathrm{~T}_{\mathrm{A}}=-40$ to $\left.85^{\circ} \mathrm{C}\right)$

| Parameter | Symbol | Test Condition | Value | Unit |
| :--- | :---: | :---: | :---: | :---: |
| Thermal Resistance Junction to Ambient | $\theta_{\mathrm{JA}}$ | Still Air | 40 | $\mathrm{C}^{\circ} / \mathrm{W}$ |

Table 7. Absolute Maximum Ratings

| Parameter | Symbol | Value | Unit |
| :--- | :---: | :---: | :---: |
| DC Supply Voltage | $\mathrm{V}_{\mathrm{DD}}$ | -0.5 to 3.8 | V |
| LVCMOS Input Voltage | $\mathrm{V}_{\mathrm{DIG}}$ | -0.3 to $\left(\mathrm{V}_{\mathrm{DD}}+0.3\right)$ | V |
| CKINn Voltage Level Limits | $\mathrm{CKN}_{\mathrm{VIN}}$ | 0 to $\mathrm{V}_{\mathrm{DD}}$ | V |
| XA/XB Voltage Level Limits | $\mathrm{XA}_{\mathrm{VIN}}$ | 0 to 1.2 | V |
| Operating Junction Temperature | $\mathrm{T}_{\mathrm{JCT}}$ | -55 to 150 | C |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ | -55 to 150 | C |
| ESD HBM Tolerance (100 pF, $1.5 \mathrm{k} \Omega)$; All pins except <br> CKIN+/CKIN- |  | 2 | kV |
| ESD MM Tolerance; All pins except CKIN+/CKIN- |  | 700 | V |
| ESD HBM Tolerance (100 pF, 1.5 kת); CKIN+/CKIN- |  | 750 | V |
| ESD MM Tolerance; CKIN+/CKIN- |  | 100 | V |
| Latch-Up Tolerance |  | JESD78 Compliant |  |

Note: Permanent device damage may occur if the Absolute Maximum Ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operation sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods of time may affect device reliability.


Figure 3. Typical Phase Noise Plot

Table 8. Typical RMS Jitter Values

| Jitter Bandwidth | RMS Jitter (fs) |
| :---: | :---: |
| OC-48, 12 kHz to 20 MHz | 374 |
| OC-192, 20 kHz to 80 MHz | 388 |
| OC-192, 4 MHz to 80 MHz | 181 |
| OC-192, 50 kHz to 80 MHz | 377 |
| Broadband, 800 Hz to 80 MHz | 420 |

## 2. Typical Application Schematics



Figure 4. Si5367 Typical Application Circuit ( $\mathbf{I}^{2} \mathrm{C}$ Control Mode)


Figure 5. Si5367 Typical Application Circuit (SPI Control Mode)

## 3. Functional Description

The Si5367 is a low jitter, precision clock multiplier for applications requiring clock multiplication without jitter attenuation. The Si5367 accepts four clock inputs ranging from 10 to 707 MHz and generates five frequency-multiplied clock outputs ranging from 2 kHz to 945 MHz and select frequencies to 1.4 GHz . The device provides virtually any frequency translation combination across this operating range. Independent dividers are available for every input clock and output clock, so the Si5367 can accept input clocks at different frequencies and it can generate output clocks at different frequencies. The Si5367 input clock frequency and clock multiplication ratio are programmable through an $I^{2} \mathrm{C}$ or SPI interface. Silicon Laboratories offers a PC-based software utility, DSPLLsim, that can be used to determine the optimum PLL divider settings for a given input frequency/clock multiplication ratio combination that minimizes phase noise and power consumption. This utility can be downloaded from http://www.silabs.com/timing (click on Documentation).
The Si5367 is based on Silicon Laboratories' 3rdgeneration DSPLL ${ }^{\circledR}$ technology, which provides anyfrequency synthesis in a highly integrated PLL solution that eliminates the need for external VCXO and loop filter components. The Si5367 PLL loop bandwidth is digitally programmable and supports a range from 150 kHz to 1.3 MHz . The DSPLLsim software utility can be used to calculate valid loop bandwidth settings for a given input clock frequency/clock multiplication ratio.
The Si5367 monitors all input clocks for loss-of-signal and provides a LOS alarm when it detects missing pulses on its inputs.
In the case when the input clocks enter alarm conditions, the PLL will freeze the DCO output frequency near its last value to maintain operation with an internal state close to the last valid operating state.
The Si5367 has five differential clock outputs. The signal format of the clock outputs is programmable to support LVPECL, LVDS, CML, or CMOS loads. If not required, unused clock outputs can be powered down to minimize power consumption. In addition, the phase of each output clock may be adjusted in relation to the other output clocks. The resolution varies from 800 ps to 2.2 ns depending on the PLL divider settings. Consult the DSPLLsim configuration software to determine the phase offset resolution for a given input clock/clock multiplication ratio combination. For system-level debugging, a bypass mode is available which drives the output clock directly from the input clock, bypassing the internal DSPLL. The device is powered by a single 1.8 or 2.5 V supply.

### 3.1. Further Documentation

Consult the Silicon Laboratories Any-Frequency Precision Clock Family Reference Manual (FRM) for detailed information about the Si5367. Additional design support is available from Silicon Laboratories through your distributor.
Silicon Laboratories has developed a PC-based software utility called DSPLLsim to simplify device configuration, including frequency planning and loop bandwidth selection. The FRM and this utility can be downloaded from http://www.silabs.com/timing; click on Documentation.

## Si5367

## 4. Register Map

All register bits that are not defined in this map should always be written with the specified Reset Values. The writing to these bits of values other than the specified Reset Values may result in undefined device behavior. Registers not listed, such as Register 64, should never be written to.

| Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 |  |  | CKOUT_ALWAYS_ON |  |  |  | BYPASS_REG |  |
| 1 | CK_PRIOR4 [1:0] |  | CK_PRIOR3 [1:0] |  | CK_PRIOR2 [1:0] |  | CK_PRIOR1 [1:0] |  |
| 2 | BWSEL_REG [3:0] |  |  |  |  |  |  |  |
| 3 | CKSEL_REG [1:0] |  |  | SQ_ICAL |  |  |  |  |
| 4 | AUTOSEL_REG [1:0] |  |  |  |  |  |  |  |
| 5 | ICMOS [1:0] |  | SFOUT2_REG [2:0] |  |  | SFOUT1_REG [2:0] |  |  |
| 6 |  |  | SFOUT4_REG [2:0] |  |  | SFOUT3_REG [2:0] |  |  |
| 7 |  |  | SFOUT5_REG [2:0] |  |  | FOSREFSEL [2:0] |  |  |
| 8 | HLOG_4 [1:0] |  | HLOG_3 [1:0] |  | HLOG_2 [1:0] |  | HLOG_1 [1:0] |  |
| 9 |  |  |  |  |  |  | HLOG_5 [1:0] |  |
| 10 |  |  | DSBL5_REG |  | DSBL4_REG | DSBL3_REG | DSBL2_REG | DSBL1_REG |
| 11 |  |  |  |  | PD_CK4 | PD_CK3 | PD_CK2 | PD_CK1 |
| 19 | FOS_EN | FOS_THR [1:0] |  | VALTIME [1:0] |  |  |  |  |
| 20 |  |  |  | CK3_BAD_PIN | CK2_BAD_PIN | CK1_BAD_PIN |  | INT_PIN |
| 21 |  |  |  | CK4_ACTV_PIN | CK3_ACTV_PIN | CK2_ACTV_PIN | CK1_ACTV_PIN | CKSEL_PIN |
| 22 |  |  |  |  | CK_ACTV_POL | CK_BAD_POL |  | INT_POL |
| 23 |  |  |  | LOS4_MSK | LOS3_MSK | LOS2_MSK | LOS1_MSK |  |
| 24 |  |  |  | FOS4_MSK | FOS3_MSK | FOS2_MSK | FOS1_MSK |  |
| 25 | N1_HS [2:0] |  |  |  | NC1_LS [19:16] |  |  |  |
| 26 | NC1_LS [15:8] |  |  |  |  |  |  |  |
| 27 | NC1_LS [7:0] |  |  |  |  |  |  |  |
| 28 |  |  |  |  | NC2_LS [19:16] |  |  |  |
| 29 | NC2_LS [15:8] |  |  |  |  |  |  |  |
| 30 | NC2_LS [7:0] |  |  |  |  |  |  |  |
| 31 |  |  |  |  | NC3_LS [19:16] |  |  |  |
| 32 | NC3_LS [15:8] |  |  |  |  |  |  |  |
| 33 | NC3_LS [7:0] |  |  |  |  |  |  |  |
| 34 |  |  |  |  | NC4_LS [19:16] |  |  |  |
| 35 | NC4_LS [15:8] |  |  |  |  |  |  |  |
| 36 | NC4_LS [7:0] |  |  |  |  |  |  |  |
| 37 |  |  |  |  | NC5_LS [19:16] |  |  |  |
| 38 | NC5_LS [15:8] |  |  |  |  |  |  |  |


| Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 39 | NC5_LS [7:0] |  |  |  |  |  |  |  |
| 40 |  |  |  |  | N2_LS [19:16] |  |  |  |
| 41 | N2_LS [15:8] |  |  |  |  |  |  |  |
| 42 | N2_LS [7:0] |  |  |  |  |  |  |  |
| 43 |  |  |  |  |  | N31_ [18:16] |  |  |
| 44 | N31_[15:8] |  |  |  |  |  |  |  |
| 45 | N31_[7:0] |  |  |  |  |  |  |  |
| 46 |  |  |  |  |  | N32_ [18:16] |  |  |
| 47 | N31_ [15:8] |  |  |  |  |  |  |  |
| 48 | N32_[7:0] |  |  |  |  |  |  |  |
| 49 |  |  |  |  |  | N33_[18:16] |  |  |
| 50 | N33_[15:8] |  |  |  |  |  |  |  |
| 51 | N33_[7:0] |  |  |  |  |  |  |  |
| 52 |  |  |  |  |  | N34_[18:16] |  |  |
| 53 | N34_[15:8] |  |  |  |  |  |  |  |
| 54 | N34_[7:0] |  |  |  |  |  |  |  |
| 55 |  |  | CLKIN2RATE_[2:0] |  |  | CLKIN1RATE[2:0] |  |  |
| 56 |  |  | CLKIN4RATE_[2:0] |  |  | CLKIN3RATE[2:0] |  |  |
| 128 |  |  |  |  | CK4_ACTV_REG | CK3_ACTV_REG | CK2_ACTV_REG | CK1_ACTV_REG |
| 129 |  |  |  | LOS4_INT | LOS3_INT | LOS2_INT | LOS1_INT |  |
| 130 |  |  |  | FOS4_INT | FOS3_INT | FOS2_INT | FOS1_INT |  |
| 131 |  |  |  | LOS4_FLG | LOS3_FLG | LOS2_FLG | LOS1_FLG |  |
| 132 |  |  | FOS4_FLG | FOS3_FLG | FOS2_FLG | FOS1_FLG |  |  |
| 134 | PARTNUM_RO [11:4] |  |  |  |  |  |  |  |
| 135 | PARTNUM_RO [3:0] |  |  |  | REVID_RO [3:0] |  |  |  |
| 136 | RST_REG | ICAL |  |  |  |  |  |  |
| 138 |  |  |  |  | LOS4_EN [1:1] | LOS3_EN [1:1] | LOS2_EN [1:1] | LOS1_EN [1:1] |
| 139 | $\begin{gathered} \text { LOS4_EN } \\ {[0: 0]} \end{gathered}$ | $\begin{gathered} \text { LOS3_EN } \\ {[0: 0]} \end{gathered}$ | LOS2_EN [0:0] | LOS1_EN [0:0] | FOS4_EN | FOS3_EN | FOS2_EN | FOS1_EN |
| 140 | INDEPENDENTSKEW1 [7:0] |  |  |  |  |  |  |  |
| 141 | INDEPENDENTSKEW2 [7:0] |  |  |  |  |  |  |  |
| 142 | INDEPENDENTSKEW3 [7:0] |  |  |  |  |  |  |  |
| 143 | INDEPENDENTSKEW4 [7:0] |  |  |  |  |  |  |  |
| 144 | INDEPENDENTSKEW5 [7:0] |  |  |  |  |  |  |  |

## 5. Register Descriptions

## Register 0.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | CKOUT_ALWAYS_ON |  |  |  | BYPASS_REG |  |
| Type | $R$ | $R$ | R/W | R | R | R | R/W | $R$ |

Reset value = 00010100

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 6$ | Reserved |  |
| 5 | CKOUT_ALWAYS_ON | $\begin{array}{l}\text { CKOUT Always On. } \\ \text { This will bypass the SQ_ICAL function. Output will be available even if } \\ \text { SQ_ICAL is on and ICAL is not complete or successful. See Table 9. } \\ \text { O: Squelch output until part is calibrated (ICAL). } \\ \text { 1: Provide an output. Note: The frequency may be significantly off until the part } \\ \text { is calibrated. }\end{array}$ |
| $4: 2$ | Reserved | BYPASS_REG | \(\left.\begin{array}{l}Bypass Register. <br>

This bit enables or disables the PLL bypass mode. Use is only valid when the <br>
part is in digital hold or before the first ICAL. <br>
0: Normal operation <br>
1: Bypass mode. Selected input clock is connected to CKOUT buffers, bypass- <br>
ing PLL. Bypass mode does not support CMOS clock outputs.\end{array}\right\}\)

## Register 1.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | CK_PRIOR4 [1:0] |  | CK_PRIOR3 [1:0] |  | CK_PRIOR2 [1:0] |  | CK_PRIOR1 [1:0] |  |
| Type | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Reset value = 11100100

| Bit | Name | Function |
| :---: | :--- | :--- |
| 7:6 | CK_PRIOR4 [1:0] | Selects which of the input clocks will be 4th priority in the autoselection state <br> machine. <br> 00: CKIN1 is 4th priority <br> 01: CKIN2 is 4th priority <br> 10: CKIN3 is 4th priority <br> 11: CKIN4 is 4th priority |
| $5: 4$ | CK_PRIOR3 [1:0] | Selects which of the input clocks will be 3rd priority in the autoselection state <br> machine. <br> 00: CKIN1 is 3rd priority <br> 01: CKIN2 is 3rd priority <br> 10: CKIN3 is 3rd priority <br> 11: CKIN4 is 3rd priority |
| $3: 2$ | CK_PRIOR2 [1:0] | CK_PRIOR 2. <br> Selects which of the input clocks will be 2nd priority in the autoselection state <br> machine. <br> 00: CKIN1 is 2nd priority <br> 01: CKIN2 is 2nd priority <br> 10: CKIN3 is 2nd priority <br> 11: CKIN4 is 2nd priority |
| $1: 0$ | CK_PRIOR1 [1:0] | CK_PRIOR 1. <br> Selects which of the input clocks will be 1st priority in the autoselection state <br> machine. <br> 00: CKIN1 is 1st priority <br> 01: CKIN2 is 1st priority <br> 10: CKIN3 is 1st priority <br> 11: CKIN4 is 1st priority |

Register 2.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | BWSEL_REG [3:0] | D0 |  |  |  |  |  |
| Type | R/W | $R$ |  |  |  |  |  |

Reset value $=01000010$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | BWSEL_REG [3:0] | BWSEL_REG. <br> Selects nominal f3dB bandwidth for PLL. See the DSPLLsim for settings. After <br> BWSEL_REG is written with a new value, an ICAL is required for the change to take <br> effect. |
| $3: 0$ | Reserved |  |

## Register 3.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | CKSEL_REG [1:0] |  | SQ_ICAL |  |  |  |  |  |
| Type | R/W | R | R/W | R | R | R | R |  |

Reset value $=00000101$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 6$ | CKSEL_REG[1:0] | CKSEL_REG. <br> If the device is operating in manual register-based clock selection mode <br> (AUTOSEL_REG = 00), and CKSEL_PIN = 0, then these bits select which input <br> clock will be the active input clock. If CKSEL_PIN = 1, the CKSEL[1:0] input pins <br> continue to control clock selection and CKSEL_REG is of no consequence. <br> 00: CKIN_1 selected. <br> 01: CKIN_2 selected. <br> $10:$ CKIN_3 selected. <br> $11: ~ C K I N \_4 ~ s e l e c t e d . ~$ |
| 5 | Reserved | SQ_ICAL |
| 4 | SQ_ICAL. <br> This bit determines if the output clocks will remain enabled or be squelched (dis- <br> abled) during an internal calibration. See Table 9. <br> $0:$ Output clocks enabled during ICAL. <br> $1: ~ O u t p u t ~ c l o c k s ~ d i s a b l e d ~ d u r i n g ~ I C A L . ~$ |  |
| $3: 0$ | Reserved |  |

## Register 4.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | AUTOSEL_REG [1:0] |  |  |  |  |  |  |  |
| Type | R/W | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ |  |

Reset value $=00010010$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 6$ | AUTOSEL_REG [1:0] | AUTOSEL_REG [1:0]. <br> Selects method of input clock selection to be used. <br> 00: Manual (either register or pin controlled. See CKSEL_PIN). <br> 01: Automatic Non-Revertive <br> 10: Automatic Revertive <br> 11: Reserved |
| $5: 0$ | Reserved |  |

## Register 5.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | ICMOS [1:0] | SFOUT2_REG [2:0] |  |  | SFOUT1_REG [2:0] |  |  |  |
| Type | R/W | R/W | R/W |  |  |  |  |  |

Reset value = 11101101

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | ICMOS [1:0] | ICMOS [1:0]. <br> When the output buffer is set to CMOS mode, these bits determine the output buffer drive strength. The first number below refers to 3.3 V operation; the second to 1.8 V operation. These values assume CKOUT+ is tied to CKOUT-. <br> 00: $8 \mathrm{~mA} / 2 \mathrm{~mA}$ <br> 01: $16 \mathrm{~mA} / 4 \mathrm{~mA}$ <br> 10: $24 \mathrm{~mA} / 6 \mathrm{~mA}$ <br> 11: $32 \mathrm{~mA}(3.3 \mathrm{~V}$ operation)/8 mA (1.8 V operation) |
| 5:3 | SFOUT2_REG [2:0] | SFOUT2_REG [2:0]. <br> Controls output signal format and disable for CKOUT2 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS (Bypass mode not supported.) <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |
| 2:0 | SFOUT1_REG [2:0] | SFOUT1_REG [2:0]. <br> Controls output signal format and disable for CKOUT1 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS (Bypass mode not supported.) <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |

Register 6.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | SFOUT4_REG $[2: 0]$ | SFOUT3_REG $[2: 0]$ |  |  |  |  |
| Type | R | R | R/W |  |  |  |  |  |

Reset value = 00101100

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5:3 | SFOUT4_REG [2:0] | SFOUT4_REG [2:0]. <br> Controls output signal format and disable for CKOUT4 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS (Bypass mode not supported.) <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |
| 2:0 | SFOUT3_REG [2:0] | SFOUT3_REG [2:0]. <br> Controls output signal format and disable for CKOUT3 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS (Bypass mode not supported.) <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |

## Register 7.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | SFOUT5_REG [2:0] |  |  | FOSREFSEL [2:0] |  |  |
| Type | R | R | R/W |  |  | R/W |  |  |

Reset value = 00101010

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5:3 | SFOUT5_REG [2:0] | SFOUT5_REG [2:0] <br> Controls output signal format and disable for CKOUT5 output buffer. The LVPECL and CMOS output formats draw more current than either LVDS or CML; however, there are restrictions in the allowed output format pin settings so that the maximum power dissipation for the TQFP devices is limited when they are operated at 3.3 V . When there are four enabled LVPECL or CMOS outputs, the fifth output must be disabled. When there are five enabled outputs, there can be no more than three outputs that are either LVPECL or CMOS. <br> 000: Reserved <br> 001: Disable <br> 010: CMOS (Bypass mode not supported.) <br> 011: Low swing LVDS <br> 100: Reserved <br> 101: LVPECL <br> 110: CML <br> 111: LVDS |
| 2:0 | FOSREFSEL [2:0] | FOSREFSEL [2:0]. <br> Selects which input clock is used as the reference frequency for Frequency Off-Set (FOS) alarms. <br> 000: XA/XB (External reference) <br> 001: CKIN1 <br> 010: CKIN2 <br> 011: CKIN3 <br> 100: CKIN4 <br> 101: Reserved <br> 110: Reserved <br> 111: Reserved |

## Register 8.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | HLOG_4[1:0] |  | HLOG_3[1:0] |  | HLOG_2[1:0] |  | HLOG_1[1:0] |  |
| Type | R/W |  | R/W |  | R/W |  | R/W |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :--- | :--- |
| 7:6 | HLOG_4 [1:0] | HLOG_4 [1:0]. <br> 00: Normal operation <br> 01: Holds CKOUT4 output at static logic 0. . Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT4 output at static logic 1. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 11: Reserved |
| $5: 4$ | HLOG_3 [1:0]HLOG_3 [1:0]. <br> 00: Normal operation <br> 01: Holds CKOUT3 output at static logic 0. . Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT3 output at static logic 1. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 11: Reserved. |  |
| $3: 2$ | HLOG_2 [1:0]HLOG_2 [1:0]. <br> 00: Normal operation <br> 01: Holds CKOUT2 output at static logic 0. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT2 output at static logic 1. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 11: Reserved. |  |
| $1: 0$ | HLOG_1 [1:0]HLOG_1 [1:0]. <br> 00: Normal operation <br> 01: Holds CKOUT1 output at static logic 0. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT1 output at static logic 1. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 11: Reserved |  |

## Register 9.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  |  | HLOG_5 [1:0] |  |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | R/W |  |

Reset value $=11000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 2$ | Reserved |  |
| $1: 0$ | HLOG_5 [1:0] | HLOG_5 [1:0]. <br> 00: Normal Operation <br> 01: Holds CKOUT5 output at static logic 0. Entrance and exit from this state will occur <br> without glitches or runt pulses. <br> 10: Holds CKOUT5 output at static logic 1. Entrance and exit from this state will <br> occur without glitches or runt pulses. <br> 11: Reserved |

## Register 10.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | DSBL5_REG |  | DSBL4_REG | DSBL3_REG | DSBL2_REG | DSBL1_REG |
| Type | R | R | R/W | R | R/W | R/W | R | R |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5 | DSBL5_REG | DSBL5 REG. <br> This bit controls the powerdown and disable of the CKOUT5 output buffer. If disable mode is selected, the NC5_LS output divider is also powered down. <br> 0 : CKOUT5 enabled. <br> 1: CKOUT5 disabled. |
| 4 | Reserved |  |
| 3 | DSBL4_REG | DSBL4_REG. <br> This bit controls the powerdown and disable of the CKOUT4 output buffer. If disable mode is selected, the NC4 output divider is also powered down. <br> $0=$ CKOUT4 enabled <br> 1 = CKOUT4 disabled |
| 2 | DSBL3_REG | DSBL3_REG. <br> This bit controls the powerdown and disable of the CKOUT3 output buffer. If disable mode is selected, the NC3 output divider is also powered down. <br> 0 : CKOUT3 enabled <br> 1: CKOUT3 disabled |
| 1 | DSBL2_REG | DSBL2 REG. <br> This bit controls the powerdown and disable of the CKOUT2 output buffer. If disable mode is selected, the NC2 output divider is also powered down. <br> 0 : CKOUT2 enabled <br> 1: CKOUT2 disabled |
| 0 | DSBL1_REG | DSBL1_REG. <br> This bit controls the powerdown and disable of the CKOUT1 output buffer. If disable mode is selected, the NC1 output divider is also powered down. <br> 0 : CKOUT1 enabled <br> 1: CKOUT1 disabled |

## Register 11.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  | PD_CK4 | PD_CK3 | PD_CK2 | PD_CK1 |
| Type | $R$ | $R$ | $R$ | $R$ | $R / W$ | R/W | R/W | R/W |

Reset value $=01000000$

| Bit | Name |  |
| :---: | :---: | :--- |
| $7: 4$ | Reserved | Function |
| 3 | PD_CK4 | PD_CK4. <br> This bit controls the powerdown of the CKIN4 input buffer. <br> $0:$ CKIN4 enabled <br> $1:$ CKIN4 disabled |
| 2 | PD_CK3 | PD_CK3. <br> This bit controls the powerdown of the CKIN3 input buffer. <br> $0:$ CKIN3 enabled <br> $1:$ CKIN3 disabled |
| 1 | PD_CK2 | PD_CK2. <br> This bit controls the powerdown of the CKIN2 input buffer. <br> 0: CKIN2 enabled <br> $1:$ CKIN2 disabled |
| 0 | PD_CK1 | PD_CK1. <br> This bit controls the powerdown of the CKIN1 input buffer. <br> $0:$ CKIN1 enabled <br> $1:$ CKIN1 disabled |

## Register 19.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | FOS_EN | FOS_THR [1:0] | VALTIME [1:0] |  |  | D0 |  |
| Type | R/W | R/W | R/W | R | R | R |  |

Reset value = 00101100

| Bit | Name | Function |
| :---: | :--- | :--- |
| 7 | FOS_EN | FOS_EN. <br> Frequency offset enable globally disables FOS. See the individual FOS enables <br> (FOSx_EN, register 139). <br> 00: FOS disable <br> 01: FOS enabled by FOSx_EN |
| $6: 5$ |  | FOS_THR [1:0] | | FOS_THR [1:0]. |
| :--- |
|  |

## Register 20.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | CK3_BAD_PIN | CK2_BAD_PIN | CK1_BAD_PIN |  | INT_PIN |
| Type | $R$ | $R$ | $R$ | R/W | R/W | R/W | R | R/W |

Reset value = 00111100

| Bit | Name |  |
| :---: | :---: | :--- |
| $7: 5$ | Reserved |  |
| 4 | CK3_BAD_PIN | CK3_BAD_PIN. <br> The_CK3_BAD status can be reflected on the C3B output pin. <br> 0: C3B output pin tristated <br> 1: C3B status reflected to output pin |
| 3 | CK2_BAD_PIN | CK2_BAD_PIN. <br> The CK2_BAD status can be reflected on the C2B output pin. <br> 0: C2B output pin tristated <br> 1: C2B status reflected to output pin |
| 2 | CK1_BAD_PIN | CK1_BAD_PIN. <br> The CK1_BAD status can be reflected on the C1B output pin. <br> 0: C1B output pin tristated <br> $1: ~ C 1 B ~ s t a t u s ~ r e f l e c t e d ~ t o ~ o u t p u t ~ p i n ~$ |
| 1 | Reserved | INT_PIN |
| 0 | INT_PIN. <br> Reflects the interrupt status on the INT output pin. <br> 0: Interrupt status not displayed on INT output pin. If ALRMOUT_PIN $=0$, output <br> pin is tristated. <br> 1: Interrupt status reflected to output pin. ALRMOUT_PIN ignored. |  |

Register 21.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | CK4_ACTV_PIN* | CK3_ACTV_PIN* | CK2_ACTV_PIN* | CK1_ACTV_PIN* $^{2}$ |
| Type | R | Force 1 | R | R/W | R/W | R/W | R/W |

Reset value = 11111111

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:5 | Reserved |  |
| 4 | CK4_ACTV_PIN | CK4_ACTV_PIN. <br> If the CKSEL[1]/CK4_ACTV pin is functioning as the CK4_ACTV output (see CKSEL[1]/CK4_ACTV pin description on CK4_ACTV), the CK4_ACTV_REG status bit can be reflected to the CK4_ACTV output pin using the CK4_ACTV_PIN enable function. <br> 0: CK4_ACTV output pin tristated <br> 1: CK4_ACTV status reflected to output pin. |
| 3 | CK3_ACTV_PIN | CK3_ACTV_PIN. <br> If the CKSEL[0]/CK3_ACTV pin is functioning as the CK3_ACTV output (see CKSEL[0]/CK3_ACTV pin description on CK3_ACTV), the CK3_ACTV_REG status bit can be reflected to the CK3_ACTV output pin using the CK3_ACTV_PIN enable function. <br> 0: CK3_ACTV output pin tristated. <br> 1: CK3_ACTV status reflected to output pin. |
| 2 | CK2_ACTV_PIN | CK2_ACTV_PIN. <br> The CK2_ACTV_REG status bit can be reflected to the CK2_ACTV output pin using the <br> CK2_ACTV_PIN enable function. <br> 0: CK2_ACTV output pin tristated. <br> 1: CK2_ACTV status reflected to output pin. |
| 1 | CK1_ACTV_PIN | CK1_ACTV_PIN. <br> The CK1_ACTV_REG status bit can be reflected to the CK1_ACTV output pin using the CK1_ACTV_PIN enable function. <br> 0: CK1_ACTV output pin tristated. <br> 1: CK1_ACTV status reflected to output pin. |
| 0 | CKSEL_PIN | CKSEL_PIN. <br> If manual clock selection is being used, clock selection can be controlled via the CKSEL_REG[1:0] register bits or the CKSEL[1:0] input pins. <br> 0: CKSEL pins ignored. CKSEL_REG[1:0] register bits control clock selection. <br> 1: CKSEL[1:0] input pins controls clock selection. |

*Note: The CKx_ACTV_PIN bits in this register are of consequence only when CKSEL_PIN is 0.

Register 22.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | FSYNCOUT_POL | CK_ACTV_POL | CK_BAD_POL |  | INT_POL |
| Type | R/W | R/W | R | R/W | R/W | R/W | R/W | R/W |

Reset value = 11011111

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 5$ | Reserved |  |
| 4 | FSYNCOUT_POL | FSYNCOUT_POL. <br> Controls active polarity of FSYNCOUT. <br> 0: Active low <br> 1: Active high |
| 3 | CK_ACTV_POL | CK_ACTV_POL. <br> Sets the active polarity for the CK1_ACTV, CK2_ACTV, CK3_ACTV, and CK4_ACTV <br> signals when reflected on an output pin. <br> 0: Active low <br> 1: Active high |
| 2 | CK_BAD_POL | CK_BAD_POL. <br> Sets the active polarity for the C1B, C2B, C3B, and ALRMOUT signals when <br> reflected <br> on output pins. |
| 0: Active low |  |  |
| 1: Active high |  |  |$|$| 1: Reserved |
| :--- | | INT_POL. |
| :--- |
| Sets the active polarity for the interrupt status when reflected on the INT_ALM output |
| pin. |
| 0: Active low |
| 1: Active high |$\quad$| INT_POL |
| :--- |

## Register 23.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | LOS4_MSK | LOS3_MSK | LOS2_MSK | LOS1_MSK |  |
| Type | R | R | R | R/W | R/W | R/W | R/W | R |

Reset value = 00011111

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 5$ | Reserved | 4 LOS4_MSK LOS4_MSK. <br> Determines if a LOS on CKIN4 (LOS4_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the LOS4_FLG register. <br> 0: LOS4 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOS4_FLG ignored in generating interrupt output. <br> 3 LOS3_MSK LOS3_MSK. <br> Determines if a LOS on CKIN3 (LOS3_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the LOS3_FLG register. <br> 0: LOS3 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOS3_FLG ignored in generating interrupt output. <br> 2 LOS2_MSK LOS2_MSK. <br> Determines if a LOS on CKIN2 (LOS2_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the LOS2_FLG register. <br> 0: LOS2 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOS2_FLG ignored in generating interrupt output. <br> 1 LOS1_MSK LOS1_MSK. <br> Determines if a LOS on CKIN1 (LOS1_FLG) is used in the generation of an interrupt. <br> Writes to this register do not change the value held in the LOS1_FLG register. <br> 0: LOS1 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: LOS1_FLG ignored in generating interrupt output. <br> 0 Reserved  |

## Register 24.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | FOS4_MSK | FOS3_MSK | FOS2_MSK | FOS1_MSK |  |
| Type | R | R | R | R/W | R/W | R/W | R/W | R/W |

Reset value = 00111111

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 5$ | Reserved |  |
| 4 | FOS4_MSK | FOS4_MSK. <br> Determines if the FOS4_FLG is used to in the generation of an interrupt. Writes to this <br> register do not change the value held in the FOS4_FLG register. <br> 0: FOS4 alarm triggers active interrupt on INToutput (if INT_PIN=1). <br> 1: FOS4_FLG ignored in generating interrupt output. |
| 3 | FOS3_MSK | FOS3_MSK. <br> Determines if the FOS3_FLG is used in the generation of an interrupt. Writes to this <br> register do not change the value held in the FOS3_FLG register. <br> 0: FOS3 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: FOS3_FLG ignored in generating interrupt output. |
| 2 | FOS2_MSK | FOS2_MSK. <br> Determines if the FOS2_FLG is used in the generation of an interrupt. Writes to this reg- <br> ister do not change the value held in the FOS2_FLG register. <br> 0: FOS2 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: FOS2_FLG ignored in generating interrupt output. |
| 1 | FOS1_MSK | FOS1_MSK. <br> Determines if the FOS1_FLG is used in the generation of an interrupt. Writes to this reg- <br> ister do not change the value held in the FOS1_FLG register. <br> 0: FOS1 alarm triggers active interrupt on INT output (if INT_PIN=1). <br> 1: FOS1_FLG ignored in generating interrupt output. |
| 0 | Reserved |  |

## Register 25.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | Name |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| N1_HS [2:0] |  |  |  |  |  |  |  |  | NC1_LS [19:16] |  |
| Type |  |  |  |  |  |  |  |  |  |  |

Reset value $=00100000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:5 | N1_HS [2:0] | N1_HS [2:0]. <br> Sets value for N1 high speed divider which drives NCn_LS ( $\mathrm{n}=1$ to 4 ) low-speed divider. <br> 000: N1 = 4 Note: Changing the coarse skew via the INC pin is disabled for this value. $\text { 001: N1 = } 5$ <br> 010: $\mathrm{N} 1=6$ <br> 011: $\mathrm{N} 1=7$ <br> 100: $\mathrm{N} 1=8$ <br> 101: $\mathrm{N} 1=9$ <br> 110: $\mathrm{N} 1=10$ <br> 111: $\mathrm{N} 1=11$ |
| 4 | Reserved |  |
| 3:0 | NC1_LS [19:16] | NC1_LS [19:16]. <br> Sets value for NC1 low-speed divider, which drives CKOUT1 output. Must be 0 or odd. $00000000000000000000=1$ <br> $00000000000000000001=2$ <br> $00000000000000000011=4$ <br> $00000000000000000101=6$ <br> $111111111111111111111=2^{20}$ <br> Valid divider values=[1, 2, 4, 6, $\left.\ldots, 2^{20}\right]$. |

## Register 26.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | NC1_LS [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC1_LS [15:8] | NC1_LS [15:8]. <br> See Register 25. |  |

Register 27.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | NC1_LS [7:0] |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC1_LS [7:0] | NC1_LS [7:0]. <br> See Register 25. |  |

Register 28.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  | NC2_LS [19:16] |  |  |  |
| Type | R | R | R | R | R/W |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | Reserved |  |
| $3: 0$ | NC1_LS [19:16] | NC2_LS [19:16]. <br> Sets value for NC2 low-speed divider, which drives CKOUT2 output. Must be 0 or odd. <br>  |
|  |  | $00000000000000000000=1$ <br> $00000000000000000001=2$ <br> $00000000000000000011=4$ <br> $00000000000000000101=6$ <br> $\ldots$ <br> $11111111111111111111=220$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{20}\right]$ |

## Register 29.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | NC2_LS [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| 7:0 | NC2_LS [15:8] | NC2_LS [15:8]. <br> See Register 28. |  |

Register 30.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | Name |
| :---: |
| Type |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC2_LS [7:0] | NC2_LS [7:0]. <br> See Register 28. |  |

## Register 31.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | NC3_LS [19:16] |  |  |
| Type | $R$ | $R$ | $R$ | $R$ | R/W |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | Reserved |  |
| $3: 0$ | NC3_LS [19:16] | NC3_LS [19:16. <br> Sets value for NC3 low-speed divider, which drives CKOUT3 output. Must be 0 or odd. <br> $00000000000000000000=1$ <br> $00000000000000000001=2$ <br> $000000000000000000011=4$ <br> $000000000000000000101=6$ <br> $\ldots$ <br> $11111111111111111111=2^{20}$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{20}\right]$. |

## Register 32.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | NC3_LS [15:8] |
| :---: |
| Name |
| Type |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC3_LS [15:8] | NC3_LS [15:8]. <br> See Register 31. |  |

## Register 33.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | NC3_LS [7:0] |
| :---: |
| Name |
| Type |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC3_LS [7:0] | NC3_LS [7:0]. <br> See Register 31. |  |

## Register 34.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | Name |
| :---: |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | Reserved |  |
| $3: 0$ | NC4_LS [19:16] | NC4_LS [19:16]. <br> Sets value for NC4 low-speed divider, which drives CKOUT4 output. Must be 0 or <br> odd. <br> $00000000000000000000=1$ <br>  |
|  |  | $00000000000000000001=2$ <br> $000000000000000000011=4$ <br> $000000000000000000101=6$ <br> $\ldots$ <br> $11111111111111111111=2^{20}$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{20}\right]$. |

## Register 35.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | NC4_LS [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :---: | :---: |
| $7: 0$ | NC4_LS [15:8] | NC4_LS [15:8]. <br> See Register 34. |  |

Register 36.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | NC4_LS [7:0] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC4_LS [7:0] | NC4_LS [7:0]. <br> See Register 34. |  |

## Register 37.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | NC5_LS [19:16] |  |  |
| Type | $R$ | $R$ | $R$ | $R$ | R/W |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:4 | Reserved |  |
| 3:0 | $\begin{aligned} & \text { NC5_LS } \\ & \text { [19:16] } \end{aligned}$ | NC5_LS [19:16]. <br> Sets value for NC5 low-speed divider, which drives CKOUT5 output. Must be 0 or odd. <br> When CK_CONFIG $=0$ : <br> $00000000000000000000=1$ <br> $00000000000000000001=2$ <br> $000000000000000000011=4$ <br> $000000000000000000101=6$ $11111111111111111111=2^{20}$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{20}\right]$. <br> When CK_CONFIG $=1$, maximum value limited to $2^{\wedge} 19$.: <br> $00000000000000000000=1$ <br> $00000000000000000001=2$ <br> $000000000000000000011=4$ <br> $000000000000000000101=6$ <br> $011111111111111111111=2^{19}$ <br> Valid divider values $=\left[1,2,4,6, \ldots, 2^{19}\right]$. |

## Register 38.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D0 |  |  |  |  |  |  |
| Type | NC5_LS [15:8] |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC5_LS [15:8] | NC5_LS [15:8]. <br> See Register 37. |  |

Register 39.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D0 |  |  |  |  |  |  |
| Type | NC5_LS [7:0] |  |  |  |  |  |  |

Reset value $=00110001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | NC5_LS [7:0] | NC5_LS [7:0]. <br> See Register 37. |  |

## Register 40.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | Name |
| :---: |

Reset value $=11000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | Reserved |  |
| $3: 0$ | N2_LS [19:16] | NC2_LS [19:0]. <br> Sets value for N2 low-speed divider, which drives phase detector. <br> $00000000000000100000=2$ <br> $000000000000001000010=4$ <br> $000000000000001000100=6$ |
|  |  | $\ldots$ <br> 00000000001000000000 $=512$ <br> Valid divider values $=[32,34,36, \ldots 512]$. |

## Register 41.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N2_LS [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N2_LS [15:8] | N2_LS [15:8]. <br> See Register 40. |  |

Register 42.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D2_LS $[7: 0]$ |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value = 11111001

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N2_LS [7:0] | N2_LS [7:0]. <br> See Register 40. |  |

Register 43.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | N31 [18:16] |  |  |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R / W$ |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 3$ | Reserved |  |
| $2: 0$ | N31 [18:16] | N31 [18:0]. <br> Sets value for input divider for CKIN1. <br> $0000000000000000000=1$ <br> $0000000000000000001=2$ <br> $0000000000000000010=3$ |
|  |  | 1111111111111111111 $=2^{19}$ <br> Valid divider values $=\left[1,2,3, \ldots, 2^{19}\right]$. |

Register 44.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N31 [15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N31 [15:8] | N31 [15:8]. <br> See Register 43. |  |

Register 45.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N31 [7:0] |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value $=00001001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N31 [7:0] | N31 [7:0]. <br> See Register 43. |  |

## Register 46.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | N32_[18:16] |  |  |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | R/W |  |  |

Reset value $=00000000$

| Bit | Name | Function |  |
| :---: | :---: | :--- | :--- |
| $7: 3$ | Reserved |  |  |
| $2: 0$ | N32_[18:16] | N32_[18:0]. <br> Sets value for input divider for CKIN2. <br> $0000000000000000000=1$ <br> $0000000000000000001=2$ <br> $0000000000000000010=3$ <br> $\ldots$ <br> $1111111111111111111=2$ <br> Valid divider values=[1, 2, 3, ..., 2 |  |
|  |  |  |  |

Register 47.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N32_[15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N32_[15:8] | N32_[15:8]. <br> See Register 46. |  |

## Register 48.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | D32_[7:0] |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value $=00001001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N32_[7:0] | N32_[7:0]. <br> See Register 46. |  |

Register 49.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | N33_[18:16] |  |  |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R / W$ |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 18:0 | N33_[18:16] | N33_[18:16]. <br> Sets value for input divider for CKIN3. $\begin{aligned} & 0000000000000000000=1 \\ & 0000000000000000001=2 \\ & 0000000000000000010=3 \end{aligned}$ $1111111111111111111=2^{19}$ <br> Valid divider values $=\left[1,2,3, \ldots, 2^{19}\right]$ |

## Register 50.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N33_[15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N33_[15:8] | N33_[15:8]. <br> See Register 49. |  |

## Register 51.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: | D0 | N33_[7:0] |
| :---: |
| Name |
| Type |

Reset value $=00001001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N33_[7:0] | N33_[7:0]. <br> See Register 49. |  |

Register 52.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  |  | N34_[18:16] |  |  |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R / W$ |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:0 | N34_[18:16] | N34_[18:0]. <br> Sets value for input divider for CKIN4. $\begin{aligned} & 0000000000000000000=1 \\ & 0000000000000000001=2 \\ & 0000000000000000010=3 \end{aligned}$ $\begin{aligned} & 1111111111111111111=2^{19} \\ & \text { Valid divider values }=\left[1,2,3, \ldots, 2^{19}\right] . \end{aligned}$ |

## Register 53.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N34_[15:8] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N34_[15:8] | N34_[15:8]. <br> See Register 52. |  |

Register 54.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | N0 |  |  |  |  |  |  |
| Type | N34_[7:0] |  |  |  |  |  |  |

Reset value $=00001001$

| Bit | Name |  | Function |
| :---: | :---: | :--- | :--- |
| $7: 0$ | N34_[15:8] | N34_[7:0]. <br> See Register 52. |  |

## Register 55.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | CLKIN2RATE_[5:3] |  |  |  |  |  | CLKIN1RATE[2:0] |
| Type | $R$ | R | R/W | R/W |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5:3 | CLKIN2RATE[5:3] | CLKIN2RATE[2:0]. <br> CKINn frequency selection for FOS alarm monitoring. <br> 000: 10-27 MHz <br> 001: $25-54 \mathrm{MHz}$ <br> 002: $50-105 \mathrm{MHz}$ <br> 003: $95-215 \mathrm{MHz}$ <br> 004: $190-435 \mathrm{MHz}$ <br> 005: $375-710 \mathrm{MHz}$ <br> 006: Reserved <br> 007: Reserved |
| 2:0 | CLKIN1RATE [2:0] | CLKIN1RATE[2:0]. <br> CKINn frequency selection for FOS alarm monitoring. <br> 000: $10-27 \mathrm{MHz}$ <br> 001: $25-54 \mathrm{MHz}$ <br> 002: $50-105 \mathrm{MHz}$ <br> 003: $95-215 \mathrm{MHz}$ <br> 004: $190-435 \mathrm{MHz}$ <br> 005: $375-710 \mathrm{MHz}$ <br> 006: Reserved <br> 007: Reserved |

## Register 56.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | CLKIN4RATE_[5:3] |  |  | CLKIN3RATE[2:0] |  |  |
| Type | R | R | R/W |  |  | R/W |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:6 | Reserved |  |
| 5:3 | CLKIN4RATE[5:3] | CLKIN4RATE[2:0]. <br> CKINn frequency selection for FOS alarm monitoring. <br> 000: 10-27 MHz <br> 001: $25-54 \mathrm{MHz}$ <br> 002: $50-105 \mathrm{MHz}$ <br> 003: $95-215 \mathrm{MHz}$ <br> 004: $190-435 \mathrm{MHz}$ <br> 005: $375-710 \mathrm{MHz}$ <br> 006: Reserved <br> 007: Reserved |
| 2:0 | CLKIN3RATE [2:0] | CLKIN3RATE[2:0]. <br> CKINn frequency selection for FOS alarm monitoring. <br> 000: 10-27 MHz <br> 001: $25-54 \mathrm{MHz}$ <br> 002: $50-105 \mathrm{MHz}$ <br> 003: $95-215 \mathrm{MHz}$ <br> 004: $190-435 \mathrm{MHz}$ <br> 005: 375-710 MHz <br> 006: Reserved <br> 007: Reserved |

Register 128.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  | CK4_ACTV_REG | CK3_ACTV_REG | CK2_ACTV_REG | CK1_ACTV_REG |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ |

Reset value $=00100000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | Reserved |  |
| 3 | CK4_ACTV_REG | CK4_ACTV_REG. <br> Indicates if CKIN4 is currently the active clock for the PLL input. <br> 0: CKIN4 is not the active input clock. Either it is not selected or LOS4_INT is 1. <br> 1: CKIN_4 is the active input clock. |
| 2 | CK3_ACTV_REG | CK3_ACTV_REG. <br> Indicates if CKIN3 is currently the active clock for the PLL input. <br> 0: CKIN3 is not the active input clock - either it is not selected or LOS3_INT is 1. <br> 1: CKIN3 is the active input clock. |
| 1 | CK2_ACTV_REG | CK2_ACTV_REG. <br> Indicates if CKIN2 is currently the active clock for the PLL input. <br> 0: CKIN2 is not the active input clock. Either it is not selected or LOS2_INT is 1. <br> $1:$ CKIN2 is the active input clock. |
| 0 | CK1_ACTV_REG | CK1_ACTV_REG. <br> Indicates if CKIN1 is currently the active clock for the PLL input. <br> 0: CKIN1 is not the active input clock. Either it is not selected or LOS1_INT is 1. <br> 1: CKIN1 is the active input clock. |

## Register 129.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | LOS4_INT | LOS3_INT | LOS2_INT | LOS1_INT |  |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ |

Reset value = 00011110

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 5$ | Reserved |  |
| 4 | LOS4_INT | LOS4_INT. <br> Indicates the LOS status on CKIN4. <br> 0: Normal operation. <br> 1: Internal loss-of-signal alarm on CKIN4 input. |
| 3 | LOS3_INT | LOS3_INT. <br> Indicates the LOS status on CKIN3. <br> 0: Normal operation. <br> 1: Internal loss-of-signal alarm on CKIN3 input. |
| 2 | LOS2_INT | LOS2_INT. <br> Indicates the LOS status on CKIN2. <br> 0: Normal operation. <br> 1: Internal loss-of-signal alarm on CKIN2 input. |
| 1 | LOS1_INT | LOS1_INT. <br> Indicates the LOS status on CKIN1. <br> 0: Normal operation. <br> 1: Internal loss-of-signal alarm on CKIN1 input. |
| 0 | Reserved |  |

Register 130.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | FOS4_INT | FOS3_INT | FOS2_INT | FOS1_INT |  |
| Type | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ | $R$ |

Reset value $=00000001$

| Bit | Name |  |
| :---: | :---: | :--- |
| $7: 5$ | Reserved |  |
| 4 | FOS4_INT | FOS4_INT. <br> CKIN4 Frequency Offset Status. <br> 0: Normal operation. <br> 1: Internal frequency offset alarm on CKIN4 input. |
| 3 | FOS3_INT | FOS3_INT. <br> CKIN3 Frequency Offset Status. <br> 0: Normal operation. <br> 1: Internal frequency offset alarm on CKIN3 input. |
| 2 | FOS2_INT | FOS2_INT. <br> CKIN2 Frequency Offset Status. <br> 0: Normal operation. <br> 1: Internal frequency offset alarm on CKIN2 input. |
| 1 | FOS1_INT | FOS1_INT. <br> CKIN1 Frequency Offset Status. <br> 0: Normal operation. <br> 1: Internal frequency offset alarm on CKIN1 input. |
| 0 | Reserved |  |

## Register 131.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  | LOS4_FLG | LOS3_FLG | LOS2_FLG | LOS1_FLG |  |
| Type | $R$ | $R$ | $R$ | R/W | R/W | R/W | R/W | R |

Reset value = 00011111

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 5$ | Reserved |  |
| 4 | LOS4_FLG | $\begin{array}{l}\text { LOS4_FLG. } \\ \text { CKIN4 Loss-of-Signal Flag. } \\ \text { 0: Normal operation. } \\ \text { 1: Held version of LOS4_INT. Generates active output interrupt if output interrupt pin is } \\ \text { enabled (INT_PIN=1) and if not masked by LOS4_MSK bit. Flag cleared by writing } \\ \text { location to 0. }\end{array}$ |
| 3 | LOS3_FLG | $\begin{array}{l}\text { LOS3_FLG. } \\ \text { CKIN3 Loss-of-Signal Flag. } \\ \text { 0: Normal operation. } \\ \text { 1: Held version of LOS3_INT. Generates active output interrupt if output interrupt pin is } \\ \text { enabled (INT_PIN =1) and if not masked by LOS3_MSK bit. Flag cleared by writing } \\ \text { location to 0. }\end{array}$ |
| 2 | LOS2_FLG | $\begin{array}{l}\text { LOS2_FLG. } \\ \text { CKIN2 Loss-of-Signal Flag. }\end{array}$ |
| 0: Normal operation. |  |  |
| 1: Held version of LOS2_INT. Generates active output interrupt if output interrupt pin is |  |  |
| enabled (INT_PIN = 1) and if not masked by LOS2_MSK bit. Flag cleared by writing |  |  |
| location to 0. |  |  |$]$

Register 132.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  | FOS4_FLG | FOS3_FLG | FOS2_FLG | FOS1_FLG |  |  |
| Type | R | R | R/W | R/W | R/W | R/W | R/W | R |

Reset value $=00000010$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 6$ | Reserved |  |
| 5 | FOS4_FLG | $\begin{array}{l}\text { FOS4_FLG. } \\ \text { CLKIN_4 Frequency Offset Flag. } \\ \text { 0: Normal operation. } \\ \text { 1: Held version of FOS4_INT. Generates active output interrupt if output interrupt pin is } \\ \text { enabled (INT_PIN=1) and if not masked by FOS4_MSK bit. Flag cleared by writing } \\ \text { location to 0. }\end{array}$ |
| 4 | FOS3_FLG | $\begin{array}{l}\text { FOS3_FLG. } \\ \text { CLKIN_3 Frequency Offset Flag. } \\ \text { 0: Normal operation. } \\ \text { 1: Held version of FOS3_INT. Generates active output interrupt if output interrupt pin is } \\ \text { enabled (INT_PIN=1) and if not masked by FOS3_MSK bit. Flag cleared by writing } \\ \text { location to 0. }\end{array}$ |
| 3 | FOS2_FLG | $\begin{array}{l}\text { FOS2_FLG. } \\ \text { CLKIN_2 Frequency Offset Flag. }\end{array}$ |
| 0: Normal operation. |  |  |
| 1: Held version of FOS2_INT. Generates active output interrupt if output interrupt pin is |  |  |
| enabled (INT_PIN = 1) and if not masked by FOS2_MSK bit. Flag cleared by writing |  |  |
| location to 0. |  |  |$]$

Register 134.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 |  |  |
| :---: | :---: |
| Name | PARTNUM_RO [11:4] |
| Type | R |

Reset value $=00000100$

| Bit | Name | Function |  |
| :---: | :---: | :--- | :--- |
| $7: 0$ | PARTNUM_RO [11:4] | PARTNUM_RO [11:4]. <br> Device ID: <br> 0000 0100 0011'b $=$ Si5367 |  |

## Register 135.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | D0 | Pame |
| :---: |
| NaRTNUM_RO [3:0] |
| Type |

Reset value $=01000010$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 4$ | PARTNUM_RO [7:4] | PARTNUM_RO [3:0]. <br> See Register 134. |
| $3: 0$ | REVID_RO [3:0] | REVID_RO [3:0]. <br> Indicates revision number of device. <br> 0000: Revision A <br> 0001: Revision B <br> 0010: Revision C <br> Other codes: Reserved |

Register 136.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | RST_REG | ICAL |  |  |  |  |  |  |
| Type | R/W | R/W | R | $R$ | $R$ | $R$ | $R$ | $R$ |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7 | RST_REG | RST_REG. <br> Internal Reset. <br> 0: Normal operation. <br> 1: Reset of all internal logic. Outputs tristated or disabled during reset. |
| 6 | ICAL | ICAL. <br> Start an Internal Calibration Sequence. <br> For proper operation, the device must go through an internal calibration sequence. ICAL <br> is a self-clearing bit. Writing a one to this location initiates an ICAL. The calibration is <br> complete once the LOL alarm goes low. A valid stable clock (within 100 ppm) must be <br> present to begin ICAL. <br> Note: Any divider, CLKINn_RATE or BWSEL_REG changes require an ICAL to take effect. <br> Changes in SFOUT_REG, PD_CKn, or DSBLn_REG will cause a random change in skew <br> until an ICAL is completed. |
| $5: 0$ | Reserved | 0: Normal operation. <br> 1: Writing a "1" initiates internal self-calibration. Upon completion of internal self- <br> calibration, ICAL is internally reset to zero. |

## Register 138.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name |  |  |  |  | LOS4_EN[1:1] | LOS3_EN[1:1] | LOS2_EN[1:1] | LOS1_EN [1:1] |
| Type | $R$ | $R$ | $R$ | $R$ | R/W | R/W | R/W | R/W |

Reset value $=00001111$

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7:4 | Reserved |  |
| 3 | LOS4_EN [1:0] | LOS4_EN [1:0]. <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |
| 2 | LOS3_EN [1:0] | LOS3_EN [1:0]. <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |
| 1 | LOS2_EN [1:0] | LOS2_EN [1:0]. <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |
| 0 | LOS1_EN [1:0] | LOS1_EN [1:0]. <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the Family Reference Manual for details. |

Register 139.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | LOS4_EN [0:0] | LOS3_EN [0:0] | LOS2_EN [0:0] | LOS1_EN [0:0] | FOS4_EN | FOS3_EN | FOS2_EN | FOS1_EN |
| Type | R/W | R/W | R/W | R/W | R/W | R/W | R/W | R/W |

Reset value = 11111111

| Bit | Name | Function |
| :---: | :---: | :---: |
| 7 | LOS4_EN [0:0] | LOS4_EN [0:0]. <br> Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |
| 6 | LOS3_EN [0:0] | LOS3_EN [0:0]. <br> Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |
| 5 | LOS2_EN [0:0] | LOS2 EN. <br> Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |
| 4 | LOS1_EN [0:0] | LOS1_EN [0:0]. <br> Enable CKIN1 LOS Monitoring on the Specified Input (1 of 2). <br> Note: LOS1_EN is split between two registers. <br> 00: Disable LOS monitoring. <br> 01: Reserved. <br> 10: Enable LOSA monitoring. <br> 11: Enable LOS monitoring. <br> LOSA is a slower and less sensitive version of LOS. See the family reference manual for details. |


| Bit | Name | Function |
| :---: | :---: | :--- |
| 3 | FOS4_EN | FOS4_EN. <br> Enables FOS on a Per Channel Basis. <br> 0: Disable FOS monitoring. <br> 1: Enable FOS monitoring. |
| 2 | FOS3_EN | FOS3_EN. <br> Enables FOS on a Per Channel Basis. <br> 0: Disable FOS monitoring. <br> 1: Enable FOS monitoring. |
| 1 | FOS2_EN | FOS2_EN. <br> Enables FOS on a Per Channel Basis. <br> 0: Disable FOS monitoring. <br> 1: Enable FOS monitoring. |
| 0 | FOS1_EN | FOS1_EN. <br> Enables FOS on a Per Channel Basis. <br> 0: Disable FOS monitoring. <br> 1: Enable FOS monitoring. |

## Register 140.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | INDEPENDENTSKEW1 $[7: 0]$ |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| 7:0 | INDEPENDENTSKEW1 [7:0] | INDEPENDENTSKEW1 [7:0]. <br> 8-bit field that represents a 2s complement of the phase offset in terms of <br> clocks from the high speed output divider. |

Register 141.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | INDEPENDENTSKEW2 [7:0] |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value $=00000001$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 0$ | INDEPEND-ENTSKEW2 [7:0] | INDEPENDENTSKEW2 [7:0]. <br> 8-bit field that represents a 2s complement of the phase offset in terms of <br> clocks from the high speed output divider. |

Register 142.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | INDEPENDENTSKEW3 [7:0] |  |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 0$ | INDEPEND-ENTSKEW3 [7:0] | INDEPENDENTSKEW3 [7:0]. <br> 8-bit field that represents a 2s complement of the phase offset in terms of <br> clocks from the high speed output divider. |

Register 143.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | INDEPENDENTSKEW4 [7:0] |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 0$ | INDEPEND-ENTSKEW4 [7:0] | INDEPENDENTSKEW4 [7:0]. <br> 8-bit field that represents a 2s complement of the phase offset in terms <br> of clocks from the high speed output divider. |

## Register 144.

| Bit | D7 | D6 | D5 | D4 | D3 | D2 | D1 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Name | INDEPENDENTSKEW5 [7:0] |  |  |  |  |  |  |
| Type | R/W |  |  |  |  |  |  |

Reset value $=00000000$

| Bit | Name | Function |
| :---: | :---: | :--- |
| $7: 0$ | INDEPEND-ENTSKEW5 [7:0] | INDEPENDENTSKEW5 [7:0]. <br> 8-bit field that represents a 2s complement of the phase offset in terms <br> of clocks from the high speed output divider when CK_CONFIG $=0$. |

Table 9. CKOUT_ALWAYS_ON and SQICAL Truth Table

| CKOUT_ALWAYS_ON | SQICAL | Results | Output to Output Skew <br> Preserved? |
| :---: | :---: | :--- | :---: |
| 0 | 0 | CKOUT OFF until after the first ICAL | N |
| 0 | 1 | CKOUT OFF until after the first successful <br> ICAL (i.e., when LOL is low) | Y |
| 1 | 0 | CKOUT always ON, including during an ICAL | N |
| 1 | 1 | CKOUT always ON, including during an ICAL | Y |

Table 10 lists all of the register locations that should be followed by an ICAL after their contents are changed.

Table 10. Register Locations Requiring ICAL

| Addr | Register |
| :---: | :---: |
| 0 | BYPASS_REG |
| 0 | CKOUT_ALWAYS_ON |
| 1 | CK_PRIOR4 |
| 1 | CK_PRIOR3 |
| 1 | CK_PRIOR2 |
| 1 | CK_PRIOR1 |
| 2 | BWSEL_REG |
| 5 | ICMOS |
| 7 | FOSREFSEL |
| 10 | DSBL5_REG |
| 10 | DSBL4_REG |
| 10 | DSBL3_REG |
| 10 | DSBL2_REG |
| 10 | DSBL1_REG |
| 11 | PD_CK2 |
| 11 | PD_CK1 |
| 19 | FOS_EN |
| 19 | FOS_THR |
| 19 | VALTIME |
| 25 | N1_HS |
| 26 | NC1_LS |
| 28 | NC2 LS |
| 31 | NC3 LS |
| 34 | NC4_LS |
| 37 | NC5 LS |
| 40 | N2_HS |
| 40 | N2_LS |
| 43 | N31 |
| 46 | N32 |
| 49 | N33 |
| 51 | N34 |
| 55 | CLKIN2RATE |
| 55 | CLKIN1RATE |
| 56 | CLKIN4RATE |
| 56 | CLKIN3RATE |

## 6. Pin Descriptions: Si5367



Table 11. Si5367 Pin Descriptions

| Pin \# | Pin Name | I/O | Signal Level | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{gathered} 1,2,4,17,20, \\ 22,23,24,25, \\ 37,47,48,49, \\ 50,51,52,53, \\ 56,66,67,72, \\ 73,74,75,80, \\ 85,95 \end{gathered}$ | NC |  |  | No Connect. These pins must be left unconnected for normal operation. |
| 3 | $\overline{\mathrm{RST}}$ | I | LVCMOS | External Reset. <br> Active low input that performs external hardware reset of device. Resets all internal logic to a known state and forces the device registers to their default value. Clock outputs are disabled during reset. The part must be programmed after a reset or power-on to get a clock output. See Family Reference Manual for details. <br> This pin has a weak pull-up. |
| $\begin{gathered} \hline 5,6,15,27,32, \\ 42,62,63,76 \\ 79,81,84,86 \\ 89,91,94,96 \\ 99,100 \end{gathered}$ | $\mathrm{V}_{\text {DD }}$ | Vdd | Supply | $V_{D D}$. <br> The device operates from a 1.8 or 2.5 V supply. Bypass capacitors should be associated with the following $\mathrm{V}_{\mathrm{DD}}$ pins: |
| $\begin{gathered} \hline 7,8,14,16,18, \\ 19,21,26,28, \\ 31,33,36,38, \\ 41,43,46,54 \\ 55,64,65 \end{gathered}$ | GND | GND | Supply | Ground. <br> This pin must be connected to system ground. Minimize the ground path impedance for optimal performance. |
| 9 | C1B | O | LVCMOS | CKIN1 Invalid Indicator. <br> This pin performs the CK1 BAD function if CK1 BAD PIN $=1$ and is tristated if $\underline{C K 1} B A D \quad P I N=0$. Active polarity is controlled by $C K B A D P O L$. 0 = No alarm on CKIN1. <br> 1 = Alarm on CKIN1. |
| 10 | C2B | O | LVCMOS | CKIN2 Invalid Indicator. <br> This pin performs the CK2 $B A D$ function if $C K 2 B A D \quad P I N=1$ and is tristated if $C K 2 B A D \quad P I N=0$. Active polarity is controlled by $C K B A D ~ P O L$. $0=$ No alarm on CKIN2. 1 = Alarm on CKIN2. |

Table 11. Si5367 Pin Descriptions (Continued)

| Pin \# | Pin Name | I/O | Signal Level | Description |
| :---: | :---: | :---: | :---: | :---: |
| 11 | C3B | O | LVCMOS | CKIN3 Invalid Indicator. <br> This pin performs the CK3 BAD function if $C K 3 B A D \quad P I N=1$ and is tristated if CK3 BAD PIN $=0$. Active polarity is controlled by $C K B A D P O L$. <br> 0 = No alarm on CKIN3. <br> 1 = Alarm on CKIN3. |
| 12 | INT_ALM | O | LVCMOS | Interrupt/Alarm Output Indicator. <br> This pin functions as a maskable interrupt output with active polarity controlled by the INT POL register bit. The INT output function can be turned off by setting INT PIN $=0$. If the ALRMOUT function is desired instead on this pin, set $A L R M O U T$ PIN $=1$ and $I N T P I N=0$. <br> 0 = ALRMOUT not active. <br> 1 = ALRMOUT active. <br> The active polarity is controlled by $C K B A D P O L$. If no function is selected, the pin tristates. |
| $\begin{aligned} & 13 \\ & 57 \end{aligned}$ | $\begin{aligned} & \text { CSO_C3A } \\ & \text { CS1_C4A } \end{aligned}$ | I/O | LVCMOS | Input Clock Select/CKIN3 or CKIN4 Active Clock Indicator. <br> Input: If manual clock selection is chosen, and if CKSEL PIN = 1, the CKSEL pins control clock selection and the CKSEL REG bits are ignored. <br> If configured as inputs, these pins must not float. <br> Output: If $\underline{C K S E L} \operatorname{PIN}=0$, the CKSEL REG register bits control this function. <br> If auto clock selection is enabled, then they serve as the CKIN_n active clock indicator. $0=$ CKIN3 (CKIN4) is not the active input clock $1=$ CKIN3 (CKIN4) is currently the active input to the PLL <br> The CKn ACTV REG bit always reflects the active clock status for CKIN_n. If <br> CKn ACTV PIN = 1, this status will also be reflected on the CnA pin with active polarity controlled by the CK ACTV POL bit. If CKn ACTV PIN $=0$, this output tristates. |

Note: Internal register names are indicated by underlined italics, e.g. INT PIN. See Si5368 Register Map.

Table 11. Si5367 Pin Descriptions (Continued)

| Pin \# | Pin Name | I/O | Signal Level | Description |
| :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & 29 \\ & 30 \end{aligned}$ | CKIN4+ CKIN4- | 1 | MULTI | Clock Input 4. <br> Differential clock input. This input can also be driven with a single-ended signal. CKIN4 serves as the frame sync input associated with the CKIN2 clock when CK CONFIG REG $=1$. |
| $\begin{aligned} & 34 \\ & 35 \end{aligned}$ | CKIN2+ CKIN2- | 1 | MULTI | Clock Input 2. Differential input clock. This input can also be driven with a single-ended signal. |
| $\begin{aligned} & 39 \\ & 40 \end{aligned}$ | CKIN3+ CKIN3- | I | MULTI | Clock Input 3. <br> Differential clock input. This input can also be driven with a single-ended signal. CKIN3 serves as the frame sync input associated with the CKIN1 clock when <br> CK CONFIG REG $=1$. |
| $\begin{aligned} & 44 \\ & 45 \end{aligned}$ | CKIN1+ CKIN1- | I | MULTI | Clock Input 1. Differential clock input. This input can also be driven with a single-ended signal. |
| 58 | C1A | 0 | LVCMOS | CKIN1 Active Clock Indicator. <br> This pin serves as the CKIN1 active clock indicator. The CK1 ACTV REG bit always reflects the active clock status for CKIN1. If CK1 ACTV PIN $=1$, this status will also be reflected on the C1A pin with active polarity controlled by the CK ACTV POL bit. If CK1 ACTV PIN = 0, this output tristates. |
| 59 | C2A | O | LVCMOS | CKIN2 Active Clock Indicator. <br> This pin serves as the CKIN2 active clock indicator. The CK2 ACTV REG bit always reflects the active clock status for CKIN_2. If CK2 ACTV PIN $=1$, this status will also be reflected on the C2A pin with active polarity controlled by the CK ACTV POL bit. If CK2 ACTV PIN $=0$, this output tristates. |
| 60 | SCL | I | LVCMOS | Serial Clock. <br> This pin functions as the serial port clock input for both SPI and $I^{2} \mathrm{C}$ modes. <br> This pin has a weak pull-down. |
| 61 | SDA_SDO | I/O | LVCMOS | Serial Data. In $I^{2} \mathrm{C}$ microprocessor control mode (CMODE $=0$ ), this pin functions as the bidirectional serial data port.In SPI microprocessor control mode (CMODE = 1), this pin functions as the serial data output. |
| $\begin{aligned} & 68 \\ & 69 \end{aligned}$ | $\begin{aligned} & \text { A0 } \\ & \text { A1 } \end{aligned}$ | 1 | LVCMOS | Serial Port Address. In $I^{2} \mathrm{C}$ control mode (CMODE $=0$ ), these pins function as hardware controlled address bits. The $I^{2} \mathrm{C}$ address is 1101 [A2][A1][A0.] <br> In SPI control mode (CMODE = 1), these pins are ignored. <br> This pin has a weak pull-down. |

Note: Internal register names are indicated by underlined italics, e.g. INT PIN. See Si5368 Register Map.

Table 11. Si5367 Pin Descriptions (Continued)

| Pin \# | Pin Name | I/O | Signal Level | Description |
| :---: | :---: | :---: | :---: | :---: |
| 70 | A2_ $\overline{S S}$ | I | LVCMOS | Serial Port Address/Slave Select. <br> In $I^{2} \mathrm{C}$ microprocessor control mode (CMODE $=0$ ), this pin functions as a hardware controlled address bit. The $\mathrm{I}^{2} \mathrm{C}$ address is 1101 [A2][A1][A0.] <br> In SPI microprocessor control mode (CMODE = 1), this pin functions as the slave select input. <br> This pin has a weak pull-down. |
| 71 | SDI | 1 | LVCMOS | Serial Data In. <br> In SPI microprocessor control mode (CMODE = 1), this pin functions as the serial data input. <br> In $I^{2} C$ microprocessor control mode $(C M O D E=0)$, this pin is ignored. <br> This pin has a weak pull-down. |
| $\begin{aligned} & 77 \\ & 78 \end{aligned}$ | CKOUT3+ CKOUT3- | O | MULTI | Clock Output 3. <br> Differential clock output. Output signal format is selected by SFOUT3 REG register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. |
| $\begin{aligned} & 82 \\ & 83 \end{aligned}$ | CKOUT1CKOUT1+ | O | MULTI | Clock Output 1. <br> Differential clock output. Output signal format is selected by SFOUT1 REG register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. |
| $\begin{aligned} & 87 \\ & 88 \end{aligned}$ | CKOUT5CKOUT5+ | O | MULTI | Clock Output 5. <br> Differential clock output. Output signal format is selected by SFOUT5 REG register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. |
| 90 | CMODE | I | LVCMOS | Control Mode. <br> Selects $I^{2} \mathrm{C}$ or SPI control mode for the device. $0=I^{2} \mathrm{C}$ Control Mode. <br> 1 = SPI Control Mode. <br> This pin must be tied high or low. |
| $\begin{aligned} & 92 \\ & 93 \end{aligned}$ | CKOUT2+ CKOUT2- | 0 | MULTI | Clock Output 2. <br> Differential clock output. Output signal format is selected by SFOUT2 REG register bits. Output is differential for LVPECL, LVDS, and CML compatible modes. For CMOS format, both output pins drive identical single-ended clock outputs. |

Note: Internal register names are indicated by underlined italics, e.g. INT PIN. See Si5368 Register Map.

Table 11. Si5367 Pin Descriptions (Continued)

| Pin \# | Pin Name | I/O | Signal Level | Description |
| :---: | :---: | :---: | :---: | :--- |
| 97 | CKOUT4- <br> CKOUT4+ | O | MULTI | Clock Output 4. <br> Differential clock output. Output signal format is selected <br> by SFOUT4 REG register bits. Output is differential for <br> LVPECL, LVDS, and CML compatible modes. For CMOS <br> format, both output pins drive identical single-ended <br> clock outputs. |
| GND PAD | GND PAD | GND | Supply | Ground Pad. <br> The ground pad must provide a low thermal and electri- <br> cal impedance to a ground plane. |
| Note: Internal register names are indicated by underlined italics, e.g. INT PIN. See Si5368 Register Map. |  |  |  |  |

## 7. Ordering Guide

| Ordering Part <br> Number | Output Clock <br> Frequency Range | Package | ROHS6, <br> Pb-Free | Temperature Range |
| :---: | :---: | :---: | :---: | :---: |
| Si5367A-C-GQ* | $.002-945 \mathrm{MHz}$ <br> $970-1134 \mathrm{MHz}$ <br> $1.213-1.4 \mathrm{GHz}$ | 100-Pin $14 \times 14 \mathrm{~mm} \mathrm{TQFP}$ | Yes | -40 to $85^{\circ} \mathrm{C}$ |
| Si5367B-C-GQ* | $.002-808 \mathrm{MHz}$ | $100-$ Pin $14 \times 14 \mathrm{~mm} \mathrm{TQFP}$ | Yes | -40 to $85^{\circ} \mathrm{C}$ |
| Si5367C-C-GQ* | $.002-346 \mathrm{MHz}$ | 100-Pin $14 \times 14 \mathrm{~mm} \mathrm{TQFP}$ | Yes | -40 to $85^{\circ} \mathrm{C}$ |
| *Note: Not recommended for new designs. For alternatives, see the Si533x family. |  |  |  |  |

## 8. Package Outline: 100-Pin TQFP

Figure 6 illustrates the package details for the Si5367. Table 12 lists the values for the dimensions shown in the illustration.


Figure 6. 100-Pin Thin Quad Flat Package (TQFP)
Table 12. 100-Pin Package Diagram Dimensions

| Dimension | Min | Nom | Max | Dimension | Min | Nom | Max |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A | - | - | 1.20 | E | 16.00 BSC |  |  |
| A1 | 0.05 | - | 0.15 | E1 | 14.00 BSC |  |  |
| A2 | 0.95 | 1.00 | 1.05 | E2 | 3.85 | 4.00 | 4.15 |
| b | 0.17 | 0.22 | 0.27 | L | 0.45 | 0.60 | 0.75 |
| C | 0.09 | - | 0.20 | aaa | - | - | 0.20 |
| D | 16.00 BSC |  |  | bbb | - | - | 0.20 |
| D1 | 14.00 BSC |  |  | ccc | - | - | 0.08 |
| D2 | 3.85 | 4.00 | 4.15 | ddd | - | - | 0.08 |
| e | 0.50 BSC |  |  | $\theta$ | $0^{\circ}$ | $3.5^{\circ}$ | $7^{\circ}$ |
| Notes: <br> 1. All dim <br> 2. Dimen <br> 3. This pa <br> 4. Recom Compo | ns sh <br> ng and ge out ded c s. | in millim cing pe orms to profile |  | herwise noted <br> nt AED-HD. <br> J-STD-020C | cifica | small |  |

## 9. PCB Land Pattern



Figure 7. PCB Land Pattern Diagram

Table 13. PCB Land Pattern Dimensions

| Dimension | MIN | MAX |
| :---: | :---: | :---: |
| e | 0.50 BSC. |  |
| E | 15.40 REF. |  |
| D | 15.40 REF. |  |
| E2 | 3.90 | 4.10 |
| D2 | 3.90 | 4.10 |
| GE | 13.90 | - |
| GD | 13.90 | - |
| X | - | 0.30 |
| Y | 1.50 REF. |  |
| ZE | - | 16.90 |
| ZD | - | 16.90 |
| R1 | 0.15 REF |  |
| R2 | - | 1.00 |

## Notes:

## General

1. All dimensions shown are in millimeters (mm) unless otherwise noted.
2. Dimensioning and Tolerancing is per the ANSI Y14.5M-1994 specification.
3. This Land Pattern Design is based on IPC-7351 guidelines.
4. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition (LMC) is calculated based on a Fabrication Allowance of 0.05 mm .

## Solder Mask Design

5. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu \mathrm{~m}$ minimum, all the way around the pad.

## Stencil Design

6. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
7. The stencil thickness should be 0.125 mm ( 5 mils).
8. The ratio of stencil aperture to land pad size should be $1: 1$ for the perimeter pads.
9. A $4 \times 4$ array of 0.80 mm square openings on 1.05 mm pitch should be used for the center ground pad.

## Card Assembly

10. A No-Clean, Type-3 solder paste is recommended.
11. The recommended card reflow profile is per the JEDEC/IPC J-STD-020C specification for Small Body Components.

## 10. Top Marking

### 10.1. Si5367 Top Marking



### 10.2. Top Marking Explanation

| Mark Method: | Laser |  |
| :---: | :---: | :---: |
| Logo Size: | $9.2 \times 3.1 \mathrm{~mm}$ <br> Center-Justified |  |
| Font Size: | 3.0 Point ( 1.07 mm ) <br> Right-Justified |  |
| Line 1 Marking: | Device Part Number Si5367x-C-GQ | X = Speed Grade <br> See "7. Ordering Guide" on page 73. |
| Line 2 Marking: | $\begin{gathered} Y Y=\text { Year } \\ W W=\text { Workweek } \end{gathered}$ | Assigned by the Assembly Supplier. Corresponds to the year and workweek of the mold date. |
|  | $\mathrm{R}=$ Die Revision |  |
|  | TTTTT = Mfg Code | Manufacturing Code |
| Line 3 Marking: | Circle $=1.8 \mathrm{~mm}$ Diameter Center-Justified | "e3" Pb-Free Symbol |
|  | Country of Origin ISO Code Abbreviation |  |

## Si5367

## Document Change List

## Revision 0.1 to Revision 0.2

- Changed LVTTL to LVCMOS in Absolute Maximum Ratings table.
■ Updated "6. Pin Descriptions: Si5367".
- Changed FSOUT (pins 87 and 88) to CLKOUT5.
- Changed FS_ALIGN (pin 21) control pin to GND.
- Changed pin 16 to ground.


## Revision 0.2 to Revision 0.3

- Removed references to latency control, INC, and DEC pins.
- Updated block diagram on page 1.
- Added Figure 3, "Typical Phase Noise Plot," on page 14.
- Updated "6. Pin Descriptions: Si5367".
- Changed font of register names to underlined italics.

■ Updated "7. Ordering Guide" on page 73.

- Added "9. PCB Land Pattern".


## Revision 0.3 to Revision 0.4

- Changed 1.8 V operating range to $\pm 5 \%$.

■ Clarified "6. Pin Descriptions: Si5367" on page 67.
■ Updated "8. Package Outline: 100-Pin TQFP" on page 74.

## Revision 0.4 to Revision 0.5

■ Changed "any-rate" to "any-frequency" throughout.

- Expanded and reordered electrical specification Tables 1 through 7.
- Added "4. Register Map" on page 18.

■ Added "5. Register Descriptions" on page 20.

- Added "10. Top Marking" on page 77.
- Updated Table 5, "Jitter Generation," on page 13.

■ Updated "7. Ordering Guide" on page 73.

Notes:

## CONTACT InFORMATION

## Silicon Laboratories Inc.

400 West Cesar Chavez

Austin, TX 78701
Tel: 1+(512) 416-8500
Fax: 1+(512) 416-9669
Toll Free: 1+(877) 444-3032
Please visit the Silicon Labs Technical Support web page:
https://www.silabs.com/support/pages/contacttechnicalsupport.aspx
and register to submit a technical support request.


#### Abstract

The information in this document is believed to be accurate in all respects at the time of publication but is subject to change without notice. Silicon Laboratories assumes no responsibility for errors and omissions, and disclaims responsibility for any consequences resulting from the use of information included herein. Additionally, Silicon Laboratories assumes no responsibility for the functioning of undescribed features or parameters. Silicon Laboratories reserves the right to make changes without further notice. Silicon Laboratories makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Silicon Laboratories assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. Silicon Laboratories products are not designed, intended, or authorized for use in applications intended to support or sustain life, or for any other application in which the failure of the Silicon Laboratories product could create a situation where personal injury or death may occur. Should Buyer purchase or use Silicon Laboratories products for any such unintended or unauthorized application, Buyer shall indemnify and hold Silicon Laboratories harmless against all claims and damages.


## Silicon Laboratories, Silicon Labs, and DSPLL are trademarks of Silicon Laboratories Inc.

Other products or brandnames mentioned herein are trademarks or registered trademarks of their respective holders.

