

# **TPS54314 3-A Internally Compensated SWIFT™ Regulator EVM**

# User's Guide

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated

#### **EVM IMPORTANT NOTICE**

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:

This evaluation kit being sold by TI is intended for use for **ENGINEERING DEVELOPMENT OR EVALUATION PURPOSES ONLY** and is not considered by TI to be fit for commercial use. As such, the goods being provided may not be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety measures typically found in the end product incorporating the goods. As a prototype, this product does not fall within the scope of the European Union directive on electromagnetic compatibility and therefore may not meet the technical requirements of the directive.

Should this evaluation kit not meet the specifications indicated in the EVM User's Guide, the kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Please be aware that the products received may not be regulatory compliant or agency certified (FCC, UL, CE, etc.). Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge.

EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

TI currently deals with a variety of customers for products, and therefore our arrangement with the user **is not exclusive**.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

Please read the EVM User's Guide and, specifically, the EVM Warnings and Restrictions notice in the EVM User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For further safety concerns, please contact the TI application engineer.

Persons handling the product must have electronics training and observe good laboratory practice standards.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

#### **EVM WARNINGS AND RESTRICTIONS**

It is important to operate this EVM within the input voltage range of 3 V to 6 V

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than 60°C. The EVM is designed to operate properly with certain components above 125°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address:

Texas Instruments Post Office Box 655303 Dallas, Texas 75265

Copyright © 2003, Texas Instruments Incorporated

#### **Preface**

### **Read This First**

#### **About This Manual**

This users guide describes the characteristics, operation, and use of the TPS54314, 3-A, 1.8-V, internally compensated, SWIFT™ regulator evaluation module (EVM). This user's guide includes a schematic diagram and bill of materials.

#### How to Use This Manual

| Thi                   | s document contains the following chapters:                                                         |
|-----------------------|-----------------------------------------------------------------------------------------------------|
|                       | Chapter 1—Introduction                                                                              |
|                       | Chapter 2—Test Setup and Results                                                                    |
|                       | Chapter 3—Board Layout                                                                              |
|                       | Chapter 4—Schematic and Bill of Materials                                                           |
| Related Documentation | From Texas Instruments                                                                              |
|                       | SWIFT™ Designer software tool                                                                       |
| ٥                     | Application report SLVA111—Designing With the TPS54311 Through TPS54316 Synchronous Buck Regulators |

#### FCC Warning

This equipment is intended for use in a laboratory test environment only. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference.

#### **Trademarks**

SWIFT and PowerPAD are trademarks of Texas Instruments.

# **Contents**

| 1 | Intro | duction                           | 1-1 |
|---|-------|-----------------------------------|-----|
|   | 1.1   | Background                        |     |
|   | 1.2   | Performance Specification Summary | 1-2 |
|   | 1.3   | Modifications                     | 1-3 |
|   |       | 1.3.1 General                     | 1-3 |
|   |       | 1.3.2 Switching Frequency         | 1-3 |
|   |       | 1.3.3 Output Voltage              |     |
|   |       | 1.3.4 Slow Start                  | 1-4 |
| 2 | Toct  | Setup and Results                 | 2_1 |
| 2 | 2.1   | Input/Output Connections          |     |
|   | 2.1   | Efficiency                        |     |
|   | 2.2   | Thermal Performance               |     |
|   | 2.4   | Output Voltage Regulation         |     |
|   | 2.5   | Load Transients                   |     |
|   | 2.6   | Loop Characteristics              |     |
|   | 2.7   | Output Ripple Voltage             |     |
|   | 2.8   | Input Ripple Voltage              |     |
|   | 2.9   | Start-Up                          |     |
| 3 | Boar  | d Layout                          | 3-1 |
|   | 3.1   | Layout                            |     |
| 4 | Sche  | matic and Bill of Materials       | 4-1 |
|   | 4.1   | Schematic                         |     |
|   | 42    | Rill of Materials                 |     |

# **Figures**

| 1_1  | Frequency Trimming Resistor Selection Graph   | 1-3 |
|------|-----------------------------------------------|-----|
| 2–1  | Connection Diagram                            |     |
| 2–2  | Measured Efficiency                           |     |
| 2–3  | Measured Board Losses                         |     |
| 2–4  | Measured Junction Temperature at 25°C Ambient |     |
| 2-5  | Measured Load Regulation                      |     |
| 2–6  | Measured Load Transient Response              |     |
| 2–7  | Measured Loop Gain and Phase                  |     |
| 2–8  | Measured Output Ripple Voltage                |     |
| 2–9  | Measured Input Ripple Voltage                 |     |
| 2–10 | Measured Start-Up Waveforms                   |     |
| 3–1  | Top Side Assembly                             |     |
| 3–2  | Top Side Layout                               |     |
| 3–3  | Bottom Side Layout                            |     |
| 4–1  | TPS54314 EVM Schematic                        |     |
| Tak  | oles                                          |     |
| 1–1  | Performance Specification Summary             |     |
| 1–2  | Device Modification                           |     |
| 1 1  | TDS54214EVM Bill of Matarials                 | 12  |

## Chapter 1

# Introduction

This chapter contains background information for the TPS54314 and support documentation for the TPS54314 evaluation module. The EVM performance specifications are also given.

| Topi | Page                                  |
|------|---------------------------------------|
| 1.1  | Background                            |
| 1.2  | Performance Specification Summary 1-2 |
| 1.3  | Modifications 1-3                     |

#### 1.1 Background

The TPS54314EVM evaluation module uses the TPS54314 synchronous buck regulator to provide a 1.8-V output over an input range of 3 V to 6 V and over a load range of 0 A to 3 A. The electrical components of the TPS54314 circuit consume less than 0.6 square inches of board space. Additional pads are provided to support multiple input and output capacitors. A jumper is provided to allow the switching frequency to be easily changed from 350 kHz to 550 kHz.

The TPS54314 has two key features that reduce the number of additional components compared to traditional synchronous buck controllers. The first feature is that the MOSFETs are incorporated inside the TPS54314 package. This eliminates the need for external MOSFETs and their associated drivers. The second feature is that the compensation components that stabilize the feedback loop are also incorporated inside the TPS54314 package.

Because the internal compensation of the TPS54314 is fixed, loop stability is assured by the proper selection of an output inductor and output capacitor. For guidelines on selecting an output inductor and output capacitor for a specific application, refer to Texas Instruments application report, literature number SLVA111, Designing With The TPS54311 Through TPS54316 Synchronous Buck Regulators.

#### 1.2 Performance Specification Summary

Table 1–1 provides a summary of the TPS54314EVM performance specifications. All specifications are given for an ambient temperature of 25°C, unless otherwise noted.

Table 1–1. Performance Specification Summary

| Specification            | Test Conditions                            | Min | Тур   | Max | Units     |
|--------------------------|--------------------------------------------|-----|-------|-----|-----------|
| Input voltage range      |                                            | 3   | 5     | 6   | V         |
| Output voltage set point |                                            |     | 1.8   |     | V         |
| Output current range     |                                            | 0   |       | 3   | Α         |
| Load regulation          | V <sub>I</sub> = 5 V                       | -7  |       | 7   | mV        |
|                          |                                            |     | -60   |     | $mV_{PK}$ |
| Load transient response  | $I_O = 0 A to 3 A$                         |     | 30    |     | μs        |
|                          |                                            |     | 70    |     | $mV_{PK}$ |
|                          | $I_O = 3 A \text{ to } 0 A$                |     | 30    |     | μs        |
| Loop bandwidth           | $V_I = 5 \text{ V}, I_O = 3 \text{ A}$     |     | 70    |     | kHz       |
| Phase margin             | $V_I = 5 \text{ V}, I_O = 3 \text{ A}$     |     | 49    |     | 0         |
| Input ripple voltage     |                                            |     | 150   |     | $mV_{PP}$ |
| Output ripple voltage    |                                            |     | 15    | 30  | $mV_{PP}$ |
| Output rise time         |                                            | 2.6 | 3.6   | 4.1 | ms        |
| Operating frequency      |                                            | 640 | 700   | 760 | kHz       |
| Efficiency               | V <sub>I</sub> = 5 V, I <sub>O</sub> = 1 A |     | 91.5% |     |           |

#### 1.3 Modifications

#### 1.3.1 General

The TPS54314EVM is designed to demonstrate the small amount of board space taken up by the TPS54314 electrical components. In addition, the EVM can be used to evaluate different output filters by substituting an alternative inductor for L1, or by using the optional pads for capacitors C2 and C10 (see Figure 4–1). Because the feedback compensation is fixed by the internal circuitry of the TPS54314, proper selection of the output inductor and output capacitor ensures stability. The *SWIFT Designer* software tool or Texas Instruments application note SLVA111 can be used to assist in the selection of an output filter. Both SWIFT Designer and SLVA111 are available for download at the Texas Instruments web site.

#### 1.3.2 Switching Frequency

The TPS54314 is configured to switch at a frequency of 700 kHz. Alternatively the EVM can be easily configured to switch at either 350 kHz or 550 kHz by removing the frequency trimming resistor R3 and placing the shunt on jumper JP1 in the proper location. Also, by changing the value of RT (R3), the switching frequency can be trimmed to any value between 280 kHz and 700 kHz. A plot of the value of RT versus the switching frequency is given in Figure 1–1.

Figure 1–1. Frequency Trimming Resistor Selection Graph



#### 1.3.3 Output Voltage

The EVM can be modified for different preset output voltages by using other devices in the TPS5431x family. The only U1 component needs to be changed. Table 1–2 lists the devices required for U1 for different output voltage options.

Table 1-2. Device Modification

| Output Voltage<br>(V) | Device<br>(U1) |
|-----------------------|----------------|
| 0.9                   | TPS54311       |
| 1.2                   | TPS54312       |
| 1.5                   | TPS54313       |
| 1.8                   | TPS54314       |
| 2.5                   | TPS54315       |
| 3.3                   | TPS54316       |

#### 1.3.4 Slow Start

The slow start time of the TPS54314EVM can be modified by changing the value of C1. Equation 1 can be used to calculate the value of C1 for a specific slow start time. With C1 left open, the slow start time is typically 3.6 ms. The slow start time can not be made faster than 3.6 ms.

$$C_{1} = \frac{T_{SS} \times 5 \,\mu A}{0.891 \,V} \tag{1}$$

## Chapter 2

# **Test Setup and Results**

This chapter describes how to properly connect, setup, and use the TPS54314EVM. It also presents the test results and covers efficiency, output voltage regulation, load transients, loop response, output ripple, input ripple, and start-up

| Topi | c I                       | Page  |
|------|---------------------------|-------|
| 2.1  | Input/Output Connections  | . 2-2 |
| 2.2  | Efficiency                | . 2-2 |
| 2.3  | Thermal Performance       | . 2-3 |
| 2.4  | Output Voltage Regulation | . 2-4 |
| 2.5  | Load Transients           | . 2-5 |
| 2.6  | Loop Characteristics      | . 2-5 |
| 2.7  | Output Ripple Voltage     | . 2-6 |
| 2.8  | Input Ripple Voltage      | . 2-6 |
| 2.9  | Start-Up                  | . 2-7 |

#### 2.1 Input/Output Connections

The TPS54314EVM has the following four input/output connections: J1 ( $V_I$  and GND) and J2 ( $V_O$  and GND). A diagram showing the connection points is shown in Figure 2–1. Connect a power supply capable of supplying 3 A to J1 through a pair of 20 AWG wires. Connect the load to J2 through a pair of 20 AWG wires. Minimize wire lengths to reduce losses in the wires. Test point TP8 provides easy connection for an oscilloscope voltage probe to monitor the output voltage.

Figure 2-1. Connection Diagram



#### 2.2 Efficiency

The TPS54314EVM efficiency peaks at around 1 A of load current, with a 5-V input source. At full load this drops to around 85%. Figure 2–2 shows the typical efficiency for both a 5-V input and a 3.3-V input and an ambient temperature of 25°C. The efficiency is lower at higher ambient temperatures, due to temperature variation in the drain-to-source resistance of the MOSFETs. The efficiency is also slightly higher at lower switching frequencies due to the gate and switching losses in the MOSFETs. The efficiency is slightly higher with a 5-V input because the higher input voltage provides more drive voltage for the power MOSFETs, which leads to a lower drain-to-source resistance. The total board losses are shown in Figure 2–3.

Figure 2–2. Measured Efficiency



Figure 2–3. Measured Board Losses



#### 2.3 Thermal Performance

The junction temperature is plotted versus the load current with a 25°C ambient temperature in Figure 2–4. The low junction-to-case thermal resistance of the PWP package, along with a good board layout, helps to keep the junction temperature low at high output currents. With a 5-V input source and a 3-A load, the junction temperature is approximately 45°C.

T<sub>A</sub> = 25°C

T<sub>A</sub> = 25°C

T<sub>A</sub> = 25°C

30

25

0 0.5 1 1.5 2 2.5 3

I<sub>L</sub> - Load Current - A

Figure 2–4. Measured Junction Temperature at 25°C Ambient

#### 2.4 Output Voltage Regulation

The output voltage load regulation with a 5-V input and a 25°C ambient temperature is shown in Figure 2–5. Over the load range of 0 A to 3 A, the output voltage varies less than 0.35%.

Figure 2-5. Measured Load Regulation



#### 2.5 Load Transients

The TPS54314EVM response to load transients is shown in Figure 2–6. The load transient in Figure 2–6 transitions between 0 A and 3 A. The output voltage deviates approximately –60 mV (–3.3%) and 70 mV (3.9%) from its average value as a result of these transients. In Figure 2–6, the output voltage returns to a  $\pm 2\%$  regulation band within 30  $\mu$ s.

Figure 2-6. Measured Load Transient Response



#### 2.6 Loop Characteristics

The loop gain and phase for a 5-V input and a 3-A load is shown in Figure 2–7. The loop crossover frequency is approximately 70 kHz, and the phase margin is approximately  $49^{\circ}$ .

Figure 2-7. Measured Loop Gain and Phase



#### 2.7 Output Ripple Voltage

The output ripple voltage is plotted in Figure 2–8 with an input voltage of 5 V and a load current of 3 A. The TPS54314EVM has a typical output voltage ripple of less than 20 mV $_{pp}$ . If the switching frequency is reduced, the output ripple voltage is higher.

Figure 2-8. Measured Output Ripple Voltage



#### 2.8 Input Ripple Voltage

The input ripple voltage for a 3-A load is shown in Figure 2–9. With an input voltage of 5 V, the input ripple is approximately 150 mV $_{pp}$ . The input ripple voltage can be made lower by adding capacitance to the input.

Figure 2-9. Measured Input Ripple Voltage



#### 2.9 Start-Up

The start-up voltage waveform of the TPS54314EVM, with C1 left open, is shown in Figure 2–10. In Figure 2–10, the input voltage is displayed on channel 3, the output voltage is displayed on channel 1, and the power good signal is displayed on channel 2. Once the input voltage rises above the 2.9-V start-up threshold, the output voltage begins to rise linearly to 1.8 V in 3.6 ms. Once the output voltage has reached its final value, the open-drain power good signal rises to a high state. The start-up time can be extended by using an external slow start capacitor, C1. To program a specific slow start time, see section 1.3.4 Slow Start. The shorting jumper on J2 should not be used to enable the EVM. Using the J2 jumper may cause excessive voltage transients on the SS/ENA pin. Use an external enable signal, instead of J2 jumper.

Figure 2-10. Measured Start-Up Waveforms



# Chapter 3

# **Board Layout**

This chapter provides a description of the TPS54314EVM board layout and layer illustrations.

| Topi | С      |  |  |  |  |  |   |      |      |      |  |  |  |  |  |  |  |   |  |  |  |  |      |  | I | P | a | g  | е        |
|------|--------|--|--|--|--|--|---|------|------|------|--|--|--|--|--|--|--|---|--|--|--|--|------|--|---|---|---|----|----------|
| 3.1  | Layout |  |  |  |  |  | - | <br> | <br> | <br> |  |  |  |  |  |  |  | - |  |  |  |  | <br> |  |   |   | 3 | -2 | <u>?</u> |

#### 3.1 Layout

The top-side (component) layer for the TPS54314EVM is shown in Figure 3–1. The input capacitor (C6), bias decoupling capacitor (C7), and bootstrap capacitor (C5) are all located as close to the IC as possible.

The TPS54314EVM PWB consists of two layers of 1.5 oz. copper. The bottom half of the top layer is used as a power ground plane, while the bottom layer is used as a *quiet* (analog) ground plane. A wide power ground plane is used to keep the power ground current from degrading the load regulation. The two ground planes tie together at U1 to keep the ground current from injecting noise between the analog and power grounds. A total of 10 vias are used to tie the thermal land area under the TPS54314 device to the thermal plane on the backside of the board.

Figure 3–1. Top Side Assembly



Figure 3–2. Top Side Layout



Figure 3–3. Bottom Side Layout



## Chapter 4

## **Schematic and Bill of Materials**

The TPS54314EVM schematic and bill of materials are presented in this chapter.

| Topic | Page Page         |
|-------|-------------------|
| 4.1   | Schematic 4-2     |
| 4.2   | Bill of Materials |

#### 4.1 Schematic

Figure 4-1. TPS54314EVM Schematic



1 Optional

#### 4.2 Bill of Materials

Table 4–1. TPS54314EVM Bill of Materials

| Qty | Ref              | Description                                              | Size        | MFR            | Part Number    |
|-----|------------------|----------------------------------------------------------|-------------|----------------|----------------|
| 1   | C1               | Capacitor, ceramic, 1000 pF, 25 V, X7r, 10%              | 603         | Murata         | GRM39X7R102K25 |
| 2   | C2, C3           | Open                                                     | 7343 (D)    |                |                |
| 1   | C4               | Capacitor, POSCAP, 470 $\mu$ F, 4 V, 40 m $\Omega$ , 20% | 7343 (D)    | Sanyo          | 4TPB470M       |
| 1   | C5               | Capacitor, ceramic, 0.047 μF, 25 V, X7R, 10%             | 603         | Murata         | GRM39X7R473K25 |
| 1   | C6               | Capacitor, ceramic, 10 μF, 10 V, X5R, 20%                | 1210        | Taiyo<br>Yuden | LMK325BJ106MN  |
| 1   | C7               | Capacitor, ceramic, 0.1 μF, 25 V, X7R, 10%               | 603         | Murata         | GRM39X7R104K25 |
| 1   | C8               | Open                                                     | 603         |                |                |
| 2   | J1, J2           | Terminal block, 2 pin, 6 A, 3,5 mm                       | 0.27 x 0.25 | OST            | ED1514         |
| 1   | J3               | Header, 3 pin, 100 mil spacing, (36-pin strip)           | 0.100 x 3   | Sullins        | PTC36SAAN      |
| 1   | JP1              | Header, 3 pin, 100 mil spacing, (36-pin strip)           | 0.100 x 3   | Sullins        | PTC36SAAN      |
| 1   | L1               | Inductor, SMT, 5.2 $\mu$ H, 5.5 A, 16 m $\Omega$         | 0.405 sq    | Sumida         | CDRH104R-5R2   |
| 1   | R1               | Resistor, chip, 71.5 kΩ, 1/16 W, 1%                      | 603         | Std            | Std            |
| 1   | R2               | Resistor, chip, 10 kΩ, 1/16 W, 1%                        | 603         | Std            | Std            |
| 1   | TP1              | Adaptor, 3,5-mm probe clip (or 131-5031-00)              | 0.2         | Tektronix      | 131-4244-00    |
| 3   | TP2, TP4,<br>TP6 | Test point, red, 1 mm                                    | 0.038       | Farnell        | 240–345        |
| 2   | TP3, TP5         | Test Point, Black, 1 mm                                  | 0.038       | Farnell        | 240–333        |
| 1   | U1               | IC, IFET power controller, 1.8 V, 3 A                    | PWP20       | TI             | TPS54314PWP    |
| 1   |                  | PCB, 3" x 3" x 0.062"                                    |             | Any            | SLVP204        |
| 2   | _                | Shunt, 100-mil, black                                    | 0.100       | 3M             | 929950-00      |