

# AN938 Application note

Designing with L4973, 3.5 A high efficiency DC-DC converter

### Introduction

The L4973 family is a 3.5 A monolithic DC-DC converter in step-down topology operating in continuous mode. It uses BCD60 II technology and is available in two plastic packages, power DIP18 (12+3+3) and SO20 (12+4+4).

Two versions of the device are available. The L4973V3.3 sets the output voltage without any voltage divider at 3.3 V and the L4973V5.1 at 5.1 V.

Both the regulators can control higher output voltage values by using an external voltage divider.

The operating input supply voltage ranges from 8 V to 55 V, while the absolute value with no load is 60 V.

New internal design solutions and superior technological performance have allowed us to develop and produce a device with improved efficiency in all operating conditions and with fewer external components.

While internal current limiting and thermal shutdown are today considered standard protection functions mandatory for a safe load supply, an oscillator with voltage feed-forward improves line regulation and overall control loop. The soft-start function does not allow output overvoltages at turn-on, and the synchronization function can reduce EMI problems in multi-output power supplies. The inhibit function, introduced for power management in equipment having standby features, when active (high), reduces device power consumption by a few tens of  $\mu$ A.

A demonstration board for the L4973 is available through order code EVAL4973 (see *Figure 1*).



#### Figure 1. EVAL4973 demonstration board

## Contents

| 1 | Descr                                    | ription                                                                   |  |  |
|---|------------------------------------------|---------------------------------------------------------------------------|--|--|
| 2 | Power supply, UVLO and voltage reference |                                                                           |  |  |
|   | 2.1                                      | Oscillator, sync and voltage feed-forward 7                               |  |  |
|   | 2.2                                      | Current protection                                                        |  |  |
|   | 2.3                                      | Soft-start                                                                |  |  |
|   | 2.4                                      | Feedback disconnection 13                                                 |  |  |
|   | 2.5                                      | Zero load                                                                 |  |  |
|   | 2.6                                      | Output overvoltage protection (OVP) 14                                    |  |  |
|   | 2.7                                      | Power stage                                                               |  |  |
|   | 2.8                                      | Turn-on                                                                   |  |  |
|   | 2.9                                      | Turn-off                                                                  |  |  |
|   |                                          | 2.9.1 Synchronization function                                            |  |  |
|   |                                          | 2.9.2 Inhibit function                                                    |  |  |
| 3 | Typical application                      |                                                                           |  |  |
|   | 3.1                                      | Electrical specification 17                                               |  |  |
|   | 3.2                                      | Input capacitor                                                           |  |  |
|   | 3.3                                      | Output voltage selection                                                  |  |  |
|   | 3.4                                      | Inductor selection                                                        |  |  |
|   | 3.5                                      | Output capacitors                                                         |  |  |
|   | 3.6                                      | Compensation network                                                      |  |  |
|   | 3.7                                      | Error amplifier and compensation blocks 22                                |  |  |
|   | 3.8                                      | LC filter                                                                 |  |  |
|   | 3.9                                      | PWM gain                                                                  |  |  |
| 4 | Appli                                    | cations                                                                   |  |  |
|   | 4.1                                      | Mains transformer power supply with output adjustable from 0 V to 24 V 27 |  |  |
|   | 4.2                                      | Higher input voltage                                                      |  |  |
|   | 4.3                                      | Buck-boost converter                                                      |  |  |
|   | 4.4                                      | Current generator                                                         |  |  |



| 5 | Revis | ion history                            | 32 |
|---|-------|----------------------------------------|----|
|   | 4.6   | Negative boost converter               | 31 |
|   | 4.5   | From positive input to negative output | 30 |



# List of figures

| Figure 1.  | L4973 demonstration board                                                                  | 1  |
|------------|--------------------------------------------------------------------------------------------|----|
| Figure 2.  | Pin out - power DIP18 and SO20 packages.                                                   | 5  |
| Figure 3.  | Device block diagram                                                                       | 5  |
| Figure 4.  | Turn-on sequence.                                                                          | 6  |
| Figure 5.  | Oscillator internal circuit                                                                | 6  |
| Figure 6.  | Device switching frequency vs. R <sub>osc</sub> and C <sub>osc</sub>                       | 7  |
| Figure 7.  | Voltage feed-forward function.                                                             | 8  |
| Figure 8.  | Maximum duty cycle vs. R <sub>osc</sub> and C <sub>osc</sub> as parameter                  | 8  |
| Figure 9.  | Vo-lo output characteristics - hiccup protection limits output power                       | 9  |
| Figure 10. | Vo-lo output characteristics - effective pulse-by-pulse protection                         | 9  |
| Figure 11. | Schematic of internal current limiting                                                     | 0  |
| Figure 12. | Output current and soft-start voltage 1                                                    | 0  |
| Figure 13. | Maximum soft-start capacitance with f <sub>SW</sub> = 100 kHz 1                            | 1  |
| Figure 14. | Maximum soft-start capacitance with f <sub>SW</sub> = 200 kHz 1                            | 1  |
| Figure 15. | Soft-start internal circuit                                                                | 2  |
| Figure 16. | Soft-start time vs. Vo and Css 1                                                           | 3  |
| Figure 17. | Output rising voltage with Css 680 nF, 470 nF, 330 nF, 220 nF 1                            | 3  |
| Figure 18. | Turn-on and turn-off (pin 2, 3) 1                                                          | 4  |
| Figure 19. | Power stage internal circuit                                                               | 5  |
| Figure 20. | Sync and oscillator waveforms as slave and as master                                       | 5  |
| Figure 21. | Re-start output voltage when inhibit goes low (Css = 56 nF)                                | 6  |
| Figure 22. | Application circuit                                                                        | 7  |
| Figure 23. | Input capacitance RMS current vs. duty cycle 1                                             | 8  |
| Figure 24. | Example of output regulated voltage lower than 3.3 V                                       | 9  |
| Figure 25. | Output voltage vs. R5 using R3 as parameter 1                                              | 9  |
| Figure 26. | Ideal inductor value requested for 30% ripple current, as a function of max. input voltage |    |
|            | and output (f <sub>SW</sub> =150 kHz) 2                                                    | 0  |
| Figure 27. | Ideal inductor value requested for 30% ripple current, as a function of max. input voltage |    |
|            | and output (f <sub>SW</sub> =200 kHz)                                                      | 0  |
| Figure 28. | Ideal ripple voltage as a function of input and output voltage (f <sub>SW</sub> =150 kHz)2 | 0  |
| Figure 29. | Output drop (%) vs minimum input voltage2                                                  | 1  |
| Figure 30. | Block diagram compensation loop 2                                                          | 2  |
| Figure 31. | LC output filter                                                                           | 2  |
| Figure 32. | Error amplifier equivalent circuit                                                         | 2  |
| Figure 33. | Gain bode plot, open loop                                                                  | 4  |
| Figure 34. | Phase bode plot, open loop                                                                 | 4  |
| Figure 35. | Demonstration board (component side) 2                                                     | 5  |
| Figure 36. | Demonstration board (solder side) 2                                                        | 6  |
| Figure 37. | Typical adjustable 0-24 V power supply 2                                                   | 7  |
| Figure 38. | Output voltage vs. R4                                                                      | 8  |
| Figure 39. | Design example for 70 V input supply2                                                      | 9  |
| Figure 40. | Up/down converter                                                                          | 9  |
| Figure 41. | Constant current generator up to 3.5 A 3                                                   | 0  |
| Figure 42. | Negative output voltage                                                                    | ;1 |
| Figure 43. | Negative boost converter                                                                   | 1  |



### 1 Description

For a better understanding of the device and operation, a short description of the main building blocks is given in *Figure 2* and *3* with packaging options and complete block diagram.



Figure 3. Device block diagram





### 2 Power supply, UVLO and voltage reference

The device is provided with an internal stabilized power supply (of about 12 V typ.) that powers the analog and digital control blocks and the bootstrap section.

Moreover, a safe turn-on sequence is guaranteed by an internal UVLO.

When the supply voltage reaches about 3.8 V, the band gap goes into regulation, while the internal 5.1 V reference starts to increase from zero to its nominal value.





At 6.5 V of  $V_{cc}$ , the device begins charging the soft-start capacitor and the power stage generates the first PWM pulses.

The output voltage increases with a slope controlled by the soft-start time. *Figure 4* shows the turn-on sequence of the signals.

From the 12 V pre-regulator, a stable 5.1 V  $\pm$ 2% reference voltage, externally available, is generated, with 10 mA of current capability.

This reference is available on both devices, while the feedback reference is 5.1 V for the L4973V5.1 and 3.3 V for the L4973V3.3.

#### Figure 5. Oscillator internal circuit



Doc ID 5410 Rev 10



### 2.1 Oscillator, sync and voltage feed-forward

One pin implements the oscillator function with inherent voltage feed-forward. A second pin is dedicated to in/out synchronization.

A resistor  $R_{osc}$  and a capacitor  $C_{osc}$ , connected as shown in *Figure 5*, allow the setting of the desired switching frequency given in *Equation 1*:

#### **Equation 1**

$$F_{SW} = \frac{1}{(R_{osc} \cdot C_{osc}) ln(\frac{6}{5}) + 100 \cdot C_{osc}}$$

where  ${\sf F}_{\sf sw}$  is in kHz,  ${\sf R}_{\sf osc}$  in  ${\sf k}\Omega$  and  ${\sf C}_{\sf osc}$  in nF.

The oscillator capacitor  $C_{osc}$  is discharged by an internal mos transistor of 100  $\Omega$  of  $R_{DS(on)}$  (Q1) and during this period the internal threshold is set at 1 V by a second mos, Q2. When the oscillator voltage capacitor reaches the 1 V threshold, the output comparator turns off mos Q1 and turns on mos Q2, charging the external capacitor  $C_{osc}$ . The oscillator block, shown in *Figure 5*, generates a sawtooth wave signal that sets the switching frequency of the system.

This signal, compared with the output of the error amplifier, generates the PWM signal that modulates the conduction time of the power output stage.

The design of the oscillator implements the voltage feed-forward function without any additional external components.

Figure 6. Device switching frequency vs. Rosc and Cosc





The oscillator peak-to-valley voltage is proportional to the supply voltage, and the voltage feed-forward is operative from 8 V to 55 V of input supply.

#### **Equation 2**

$$\Delta V_{\rm osc} = \frac{V_{\rm CC} - 1}{6}$$

Also the  $\Delta V/\Delta t$  of the sawtooth is directly proportional to the supply voltage. As V<sub>cc</sub> increases, the T<sub>on</sub> time of the power transistor decreases in such a way to provide to the choke, and finally also the load, the product volt. x sec. as a constant.

*Figure 8* shows how the duty cycle varies as a result of the change on the  $\Delta V/\Delta t$  of the sawtooth with V<sub>cc</sub>. The output of the error amplifier doesn't change to maintain the output voltage constant and in regulation. With this function on the board, the output response time is greatly reduced in presence of an abrupt change on the supply voltage, and the output ripple voltage at the mains frequency is greatly reduced too.

#### Figure 8. Maximum duty cycle vs. R<sub>osc</sub> and C<sub>osc</sub> as parameter





In fact, the slope of the ramp is modulated by the input ripple voltage, generally present in the order of some tenths of a volt, for both offline and DC-DC converters using mains transformers.

The charge and discharge time is approximately equal to:

#### **Equation 3**

$$Tch = R_{osc} \cdot C_{osc} \cdot ln\left(\frac{6}{5}\right)$$
$$Tdis = 100 \cdot C_{osc}$$

The maximum duty cycle is a function of Tch, Tdis and an internal delay and is represented by the equation below:

#### **Equation 4**

$$Dmax = \frac{R_{osc} \cdot C_{osc} \cdot \ln(\frac{6}{5}) - 80 \cdot 10^{-9}}{R_{osc} \cdot C_{osc} \cdot \ln(\frac{6}{5}) + 100 \cdot C_{osc}}$$

which is represented in Figure 9.

#### Figure 9. Vo-lo output characteristics hiccup protection limits output power





### 2.2 Current protection

The L4973 has two current limiting functions: pulse-by-pulse and hiccup modes.

Increasing the output current to the pulse-by-pulse current limiting threshold (lth1 typ. value of 4.5 A), the controller reduces the on-time to the value of  $T_B = 300$  ns (the blanking time at which the current limiting protection does not trigger). This minimum time is necessary to avoid undesirable intervention of the protection due to the spike current generated during the recovery time of the freewheeling diode.



In this condition, because of the fixed blanking time, the output current is given by:

#### **Equation 5**

$$I_{max} = \frac{[V_{CC} \cdot T_B \cdot F_{SW} - V_f \cdot (1 - T_B \cdot F_{SW})]}{[R_0 + (R_D + R_L)(1 - T_B \cdot F_{SW}) + (R_{dson} + R_L)T_B \cdot F_{SW}]}$$

where  $R_o$  is the load resistance and  $V_f$  is the diode forward voltage.  $R_D$  and  $R_L$  are the series resistance of, respectively, the freewheeling diode and the choke.

Typical output characteristics are given in *Figure 9* and *10*. In *Figure 10*, the pulse-by-pulse protection is effective in limiting the output current.

In *Figure 9* the pulse-by-pulse protection is no longer effective in limiting the current due to the minimum  $T_{on}$  fixed by the blanking time  $T_{B}$ , and the hiccup protection intervenes because the output peak current reaches the relative threshold.

#### Figure 11. Schematic of internal current limiting



Figure 12. Output current and soft-start voltage





In the pulse-by-pulse intervention (point A) the output voltage drops because of the  $T_{on}$  reduction, and the current is almost constant. However, in short-circuit, the current is only limited by the series resistances  $\mathsf{R}_D$  and  $\mathsf{R}_L$  (see relation above) and could reach the hiccup threshold (point B), set 20% higher than the pulse-by-pulse. Once the hiccup mode current protection is triggered the output current decreases dramatically at very low values (point C) even in short-circuit.

*Figure 11* shows the internal current limiting circuitry. Vth1 is the pulse-by-pulse while Vth2 is the hiccup threshold.

The sense resistor is in series with a small mos implemented as a partition of the main DMOS.

The Vth2 comparator (20% higher than Vth1) sets the soft-start latch, initializing the discharge of the soft-start capacitor at constant current (about 22  $\mu$ A).

When the valley comparator reaches about 0.4V, it resets the soft-start latch, restarting a new soft-start recharging cycle.

*Figure 12* shows the typical waveforms of the current in the output inductor and the soft-start voltage (pin 17).

During the recharging of the soft-start capacitor,  $T_{on}$  increases gradually and, if the shortcircuit is still present, when  $T_{on}>T_B$  and the output peak current reaches the threshold, the hiccup protection intervenes again. So, the value of the soft-start capacitor must not be too high (in this case Ton increases slowly thus taking more time to reach the  $T_B$  value) in order to avoid that during the soft-start slope the current exceeds the limit before activation of the protection.

*Figure 13* and *14* show the maximum allowed soft-start capacitor value as a function of the input voltage, inductor value and switching frequency.

A minimum value of the soft-start capacitance is necessary to guarantee, in short-circuit, the functionality of the current limiting circuitry. In fact, with an insufficient capacitor, the frequency of the current peaks (see *Figure 11*) is high and the mean current value in short-circuit increases.

# Figure 13.Maximum soft-start capacitance<br/>with $f_{SW} = 100 \text{ kHz}$ Figure 14.Maximum soft-start capacitance<br/>with $f_{SW} = 200 \text{ kHz}$





Example: For a maximum V<sub>cc</sub> of 50 V, at 100 kHz, with an inductor of 140  $\mu$ H, it is possible to use a soft-start capacitor lower than 470  $\mu$ F (see *Figure 13*). With such a value, the soft-start time (see *Figure 16*) is about 10 ms for an output voltage of 5 V.





### 2.3 Soft-start

The soft-start function is needed to generate a correct startup of the system without overstressing the power stage, avoiding the intervention of current limiting, and having an output voltage rising smoothly without output overshoots.

The soft-start circuit is shown in *Figure 15*. The soft-start capacitor is charged at 40  $\mu$ A, and quickly discharged at power-off and in case of thermal shutdown intervention.

The output startup time is calculated using the following formula:

#### **Equation 6**

$$Tss = \frac{v_o}{i_{CH} \cdot 6 \cdot D_{max}} \cdot Css$$

where D<sub>max</sub> is 0.95.

The soft-start time versus output voltage and Css is shown in *Figure 16*. Thanks to the voltage feed-forward the startup time is not affected by the input voltage. *Figure 17* shows the output voltage startup using different soft-start capacitance values.





#### Figure 16. Soft-start time vs. Vo and Css



### 2.4 Feedback disconnection

In case of feedback disconnection, the duty cycle increases to the maximum allowed value, bringing the output voltage close to the input supply. This condition could destroy the load. To avoid this dangerous condition, the device forces a little current (1.4  $\mu$ A typical) out of pin 12 (E/A feedback).

If the feedback is disconnected and the impedance at pin 12 is higher than 3.5 M $\Omega$ , the voltage at this pin goes higher than the reference voltage of the error amplifier, disabling the embedded power device.

### 2.5 Zero load

In normal operation, the output regulation is also guaranteed because the bootstrap capacitor is recharged, cycle by cycle, by means of the energy flowing into the choke. Under light load, this topology tends to operate in burst mode, with random repetition rate of the bursts. An internal new function makes this device capable of keeping the output voltage in full regulation with 1 mA of load current only.

Embedded circuitry keeps the output voltage regulated up to 8% above the nominal value at light load (0.5 mA < lout < 1 mA):

- an internal comparator senses the voltage across the bootstrap capacitor. When this voltage drops below 5 V, it enables the embedded power element for about 300 nsec, recharging the bootstrap capacitor.
- the OVP protection disables the power element when the output voltage is 8% higher than nominal output (see *Section 2.6*).

When the load current is lower than 500  $\mu$ A, which is also the current consumption of the boostrap section, the output voltage regulaton becomes critical.

A bleeding resistor is suggested to keep the output voltage voltage regulated regardless of the load ( $I_{BLEEDING} > 0.5 \text{ mA}$ ).



### 2.6 Output overvoltage protection (OVP)

The overvoltage protection uses an embedded comparator that monitors the voltage of the FB voltage.

As the reference of the OVP comparator is 8% higher than that of the error amplifier, the protection is triggered when the output voltage is:

#### **Equation 7**

$$V_{OVP} = 1.08 \cdot V_{fB} \cdot \frac{(Ra + Rb)}{Rb}$$

where Ra, Rb represent the voltage divider to set the nominal output voltage.

### 2.7 Power stage

The embedded power element is an N-channel DMOS transistor with a Vdss in excess of 60 V and typ  $R_{DS(on)}$  of 150 m $\Omega$  (measured at the device pins).

The low R<sub>DS(on)</sub> value of the power power element minimizes the conduction losses.

### 2.8 Turn-on

The gate driver circuitry of the L4973D implements solutions to minimize the switching losses.

This is typically done by increasing the rise time of the switching node in order to reduce the crossing losses.

The reverse recovery charge of the external diode (Qrr) which is proportional to the current slew rate does not make it convenient to increase the di/dt in the embedded power element over 100 A/ $\mu$ sec. In fact the extra current at turn-on decreases system efficiency/reliability and increases EMI.









Figure 19. Power stage internal circuit



The L4973 has been developed with a special focus on this dynamic area.

An innovative and proprietary gate driver with two different timings has been introduced.

When the diode reverse voltage reaches about 3 V, the gate is sourced with low current (see *Figure 18*) to assure the complete recovery of the diode without generating unwanted extra peak currents and noise.

After this threshold, the gate drive current is quickly increased, producing a fast rise time to reach a high efficiency.



Figure 20. Sync and oscillator waveforms as slave and as master





Figure 21. Re-start output voltage when inhibit goes low (Css = 56 nF)

### 2.9 Turn-off

The turn-off behavior is shown in *Figure 18*.

*Figure 19* shows the details of the internal power stage and driver. The request for turn-off of the power switch S occurs at Q2.

### 2.9.1 Synchronization function

The device is able to synchronize other L4973 devices (up to 6).

Moreover, this function has been implemented to allow the device to operate as a master or slave.

As a master, it's able to source a current of 3 mA min at 4.5 V min. As a slave, it requires a maximum current of 0.45 mA and a minimum pulse width of about 350 ns. *Figure 20* shows the typical synchronization waveforms when the device is used as slave and as master.

### 2.9.2 Inhibit function

The inhibit pin is active high. An internal current source ties this pin to  $V_{CC}$  in case of disconnection, disabling the device.

In disabled state, Vinh = 5 V, the device quickly discharges the soft-start capacitor, also switches off the reference voltage which limits the power consumption to a leakage value only (at 24 V, about 100  $\mu$ A).

*Figure 21* shows the device behavior when the inhibit pin goes low. The soft-start capacitor is linearly recharged, and the output voltage rises until the nominal value.





### **3** Typical application

Figure 22 shows the schematic of the L4973 demonstration board.

The selection of the external components allows the device to operate in the entire input voltage range 8 V <  $V_{IN}$  < 55 V. The output voltage is limited by the voltage rating of the output capacitor so it can be adjusted in the range 3.3 V <  $V_{OUT}$  < 30 V through the voltage divider R3, R4. The input and output capacitors are able to sustain the RMS current in the operating range.

### 3.1 Electrical specification

- Input voltage range: 8 V 55 V
- Output voltage: 5.1 V ±3% (line, load and thermal)
- Output ripple: 51 mV
- Output current range: 1 mA 3.5 A
- Max output ripple current: 30% lomax
- Current limit: 4.5 A
- Switching frequency: 150 kHz.

#### Figure 22. Application circuit





### 3.2 Input capacitor

The input capacitor has to be able to support the maximum input operating voltage of the device and the maximum RMS input current. The input current is squared and the quality of these capacitors has to be very high to minimize its power dissipation generated by the internal ESR, improving the system reliability. Moreover, input capacitors also affect the system efficiency.

The maximum I<sub>rms</sub> current flowing through the input capacitors is:

#### **Equation 8**

$$I_{rms} = I_{O} \cdot \sqrt{D - \frac{2 \cdot D^2}{\eta} + \frac{D^2}{\eta^2}}$$

where  $\eta$  is the expected system efficiency, D is the duty cycle and lo the output DC current.

This function reaches the maximum value at D = 0.5 and the equivalent RMS current is equal to Io/2. The following diagram *Figure 23* is the graphical representation of *Equation 8* with an estimated efficiency of 85% at different output currents.

The maximum and minimum duty cycles are:

#### **Equation 9**

$$D_{max} = \frac{V_{O} + V_{f}}{V_{ccmin} + V_{f}} = 0.66$$
  $D_{max} = \frac{V_{O} + V_{f}}{V_{ccmax} + V_{f}} = 0.1$ 

where V<sub>f</sub> is the freewheeling diode forward voltage. This formula does not take into account the power MOSFET  $R_{DS(on)}$ , and considers negligible the inherent voltage drop, with respect to input and output voltages. At full load, 3.5 A, and D=0.5, the RMS capacitor current to be sustained is 1.75 A.

The selected 470  $\mu$ F/63 V KY, guaranteeing a lifetime of 10000 hours at an ambient temperature of 105°C and switching frequency of 100 kHz, can support 2.3 A RMS current.

#### Figure 23. Input capacitance RMS current vs. duty cycle





### 3.3 Output voltage selection

The two available devices can directly regulate the output voltage of 3.3 V for the L4973V3.3 and 5.1 V for the L4973V5.1. Each of the two devices can regulate an output voltage higher than the nominal value, up to 40 V, by adding an external voltage divider.

In case of requested output voltage lower than 3.3 V, it is possible to use the L4973V3.3 with the external connections as shown in *Figure 24* with the function below plotted in *Figure 25*.

**Equation 10** 

$$V_{o} = V_{fb} - (V_{ref} - V_{fb}) \cdot \frac{R3}{R5}$$



Only two resistors are used and no curve intercepts 3.3 V, but all curves have an asymptotic trend to this value.

### 3.4 Inductor selection

The criteria used in fixing the inductor value have been dictated by the desired output ripple voltage, 50 mV max., performance obtained of course in combination with output capacitors too.

The inductor ripple current, fixed at 30% of Iomax, i.e., 1.05 A, requires an inductor value of:

#### **Equation 11**

$$L_{O} = V_{O} \cdot \frac{(1 - D_{min})}{\Delta I_{L} \cdot f_{sw}}$$

It is possible to plot *Equation 11* as a function of Vo and  $V_{ccmax}$  at 150 kHz and 200 kHz (see *Figure 26, 27*).





e 27. Ideal inductor value requested for 30% ripple current, as a function of max. input voltage and output (f<sub>SW</sub>=200 kHz)



The 68  $\mu$ H value of the selected inductor is useful to keep the current ripple below 0.3\*I<sub>LOAD</sub> over the input / output voltage range.

### 3.5 Output capacitors

The output capacitors selection, Co, is mainly driven by the output ripple voltage that has to be guaranteed, in this case 1% max. of Vo.

The output ripple is defined by the ESR of Co and by the ripple current flowing through it.

The chosen total capacitance is 2 x 150  $\mu$ F/35 V KY (Nippon Chemi-con), each of which has an ESR of 150 m $\Omega$  at 20°C. The ideal ripple voltage over the input voltage range is shown in *Figure 28*.

Figure 28. Ideal ripple voltage as a function of input and output voltage ( $f_{SW}$ =150 kHz)





Co also has to support load transients. An idea of the magnitude of the output voltage drop during load transients is given below:

#### **Equation 12**

$$\Delta V_{O} = \frac{(\Delta I_{O})^{2} \cdot L_{O}}{2 \cdot C_{O} \cdot (V_{\text{inmin}} \cdot D_{\text{max}} - V_{O})}$$

where  $\Delta I_o$  is the load current change from 0.5 A to 3.5 A;  $D_{max}$  is the max. duty cycle, 95%; Vo nominal is 5.1 V; and finally L is 68  $\mu$ H.

*Equation 12*, normalized at  $V_0$ , is represented in *Figure 29* as a function of the minimum input voltage.

These curves are represented for different output capacitors 2x150  $\mu\text{F},$  2x220  $\mu\text{F},$  2x330  $\mu\text{F}$  all KY, 35 V.

Figure 29. Output drop (%) vs minimum input voltage



### 3.6 Compensation network

The complete control loop block diagram is shown in *Figure 30*. The error amplifier basic characteristics are:

- gm = 2.5 mS
- Ro = 1.2 MΩ
- Avo = 60 dB
- Isource/sink =  $300 \ \mu$ A.



Figure 30. Block diagram compensation loop



#### Figure 31. LC output filter



#### Figure 32. Error amplifier equivalent circuit



### 3.7 Error amplifier and compensation blocks

The open loop gain is:

#### **Equation 13**

$$A(s) = gm \cdot \frac{R_0 \cdot (1 + s \cdot R_c \cdot C_c)}{s^2 \cdot R_0 \cdot C_0 \cdot R_c \cdot C_c + s \cdot (R_0 \cdot C_c + R_0 \cdot C_0 + R_c \cdot C_c) + 1}$$

where Cout is the parallel between the output and the external capacitance of the error amplifier and  $R_o$  is the E/A output impedance.  $R_c$  and  $C_c$  are the compensation values.

### 3.8 LC filter

Equation 14

$$A_{o(s)} = \frac{1 + R_{esr} \cdot C_{out} \cdot s}{L \cdot C_{out} \cdot s^{2} + R_{esr} \cdot s + 1}$$



### 3.9 PWM gain

#### **Equation 15**

$$\frac{V_{CC}}{V_{ct}} = \frac{V_{CC} \cdot 6}{V_{CC} - 1} \approx 6$$

where  $\mathbf{V}_{ct}$  is the peak-to-peak sawtooth oscillator.

Pole and zero values are as follows:

#### **Equation 16**

$$F_{o} = \frac{1}{2 \cdot \pi R_{esr} \cdot C_{out}} = \frac{1}{2 \cdot \pi \cdot 0.065 \cdot 300 \cdot 10^{-6}} = 8.162 \text{KHz}$$

**Equation 17** 

$$F_{p} = \frac{1}{2 \cdot \pi \cdot \sqrt{L \cdot C_{out}}} = \frac{1}{2 \cdot \pi \cdot \sqrt{68 \cdot 10^{-6} \cdot 300 \cdot 10^{-6}}} = 1.087 \text{kHz}$$

**Equation 18** 

$$F_{ocomp} = \frac{1}{2 \cdot \pi \cdot R_c \cdot C_c} = \frac{1}{2 \cdot \pi \cdot 15 \cdot 10^3 \cdot 22 \cdot 10^{-9}} = 492 Hz$$

**Equation 19** 

$$F_{p1} = \frac{1}{2 \cdot \pi \cdot R_o \cdot C_c} = \frac{1}{2 \cdot \pi \cdot 1.2 \cdot 10^6 \cdot 22 \cdot 10^{-9}} = 6.029 Hz$$

**Equation 20** 

$$F_{p2} = \frac{1}{2 \cdot \pi \cdot R_c \cdot C_o} = \frac{1}{2 \cdot \pi \cdot 15 \cdot 10^3 \cdot 150 \cdot 10^{-12}} = 70 \text{KHz}$$

The compensation is found by choosing  $F_{ocomp}$  close to the frequency of the double pole introduced by the LC filter.

Using a compensation network with R1 = 15 k $\Omega$ , C6 = 22 nF and C5 = 150 pF, the gain and phase bode plots are shown in *Figure 32-34*. The cutoff frequency F<sub>c</sub> is 22 KHz and the phase margin is 52°C.









### Table 1. Bill of material ( $f_{SW} = 150 \text{ kHz}, V_{OUT} = 5 \text{ V}$ )

| Reference | Description                 | Part number | Manufacturer |
|-----------|-----------------------------|-------------|--------------|
| R1        | Resistor 15 k $\Omega$ 1%   |             |              |
| R2        | Resistor 15 k $\Omega$ 1%   |             |              |
| R3        | Resistor 2.7 kΩ 1%          |             |              |
| R4        | Resistor 4.99 k $\Omega$ 1% |             |              |
| R5        | Not mounted                 |             |              |
| R6        | Not mounted                 |             |              |
| R7        | Not mounted                 |             |              |
| C1        | Capacitor 2.7 nF 5%         |             |              |

AM03515v1



|           |                                                         |                    | ~)                 |
|-----------|---------------------------------------------------------|--------------------|--------------------|
| Reference | Description                                             | Part number        | Manufacturer       |
| C2        | Capacitor 470 nF 5%                                     |                    |                    |
| C3        | Capacitor 1 µF 5%                                       |                    |                    |
| C4        | Capacitor 22 nF 5%                                      |                    |                    |
| C5        | Capacitor 150 pF 5%                                     |                    |                    |
| C6        | Not mounted                                             |                    |                    |
| C7        | Not mounted                                             |                    |                    |
| C8        | Capacitor 220 nF 5%                                     |                    |                    |
| C9        | Capacitor 220 nF 5%                                     |                    |                    |
| C10       | Capacitor 470 µF 63 V                                   | EKY-630ELL471ML20S | Nippon Chemi-con   |
| C11       | Capacitor 150 µF 35 V                                   | EKY-350ELL151MHB5D | Nippon Chemi-con   |
| C11       | Capacitor 150 µF 35 V                                   | EKY-350ELL151MHB5D | Nippon Chemi-con   |
| C13       | Capacitor 100 nF 5%                                     |                    |                    |
| C14       | Not mounted                                             |                    |                    |
| L1        | 68 μH I <sub>rms</sub> = 3.4 A I <sub>SAT</sub> = 6.7 A | DO5040H-683MLD     | Coilcraft          |
| U1        |                                                         | L4973V3.3          | STMicroelectronics |

Table 1. Bill of material ( $f_{SW} = 150 \text{ kHz}$ ,  $V_{OUT} = 5 \text{ V}$ ) (continued)

### Table 2.Resistor divider for V<sub>OUT</sub> = 12 V

| Reference | Description                | Part number | Manufacturer |
|-----------|----------------------------|-------------|--------------|
| R3        | Resistor 2.7 k $\Omega$ 1% | -           | -            |
| R4        | Resistor 1 k $\Omega$ 1%   | -           | -            |

#### Figure 35. Demonstration board (component side)



| Table 5. Resistor | $uvuuel 101 v_{OUT} = 3.3$ | V           |              |
|-------------------|----------------------------|-------------|--------------|
| Reference         | Description                | Part number | Manufacturer |
| R3                | Resistor 2.7 k $\Omega$ 1% |             |              |

Not mounted

### Table 3.Resistor divider for V<sub>OUT</sub> = 3.3 V

R4

### Figure 36. Demonstration board (solder side)





### 4 Applications

# 4.1 Mains transformer power supply with output adjustable from 0 V to 24 V

*Figure 37* shows a power supply including mains transformer working at 50 Hz 220Vac or 60 Hz 110Vac, bridge rectifier and filtering capacitor. The output voltage is adjustable from 0 to 24 V.



Figure 37. Typical adjustable 0-24 V power supply

The formula to evaluate the output voltage is:

#### **Equation 21**

$$V_{o} = 3.336 + 3.336 \cdot \left(\frac{R3}{R4} + \frac{R3}{R5}\right) - 5.1 \cdot \frac{R3}{R5}$$

*Figure 38* shows the formula plot in which it is possible to program the output voltage from 0 V to 24 V using a 10 k $\Omega$  potentiometer as R4. R5 is fixed at 4.3 k $\Omega$  and R3 is 47 k $\Omega$ .

Output capacitors have to be chosen with low ESR to reduce the output ripple voltage and load transients.







Particular care has to be taken for input filter capacitors because they have to support high ripple current at mains frequency plus the high frequency current.

Total RMS current is typically heavy, and very low ESR is requested for system reliability.

Input caps can also affect system efficiency.

The transformer could be a single secondary winding with four diodes for rectification or center-tapped with two diodes only, but higher reverse voltage.

Considering a maximum output power close to 100 W, equivalent system efficiency of 93-95%, the mains transformer has to be designed around 200 VA.

A low voltage secondary PFC can reduce the VA need close to the delivered watts (110 W), reducing also the value of the electrolytic capacitors.

Weight and volume of the complete application are also significantly reduced.

### 4.2 Higher input voltage

Since the max. operating input voltage is 55 V, an input line conditioner is requested. Fixing, for example, the device supply voltage at 50 V, the power dissipation of the pre-regulator is:

#### **Equation 22**

$$Pd = Ii \cdot Vce = Ii \cdot (Vi - 50)$$

In the buck converter, the average input current is:

#### **Equation 23**

$$Ii = Io \cdot \frac{Ton}{T} = Io \cdot \frac{Vo}{Vi}$$

- Vo = 5.1 V; lo = 3.5 A; Po = 17.85 W; li = 0.357A; Pd = 3.57 W; (Vi = 60 V)
- Vo = 12 V; Io = 3.5 A; Po = 42 W; Ii = 0.84 A; Pd = 8.4 W (Vi = 60 V)







Figure 39. Design example for 70 V input supply

#### 4.3 **Buck-boost converter**

This topology is useful to stabilize an output voltage higher, equal or lower than the input supply. Figure 40 shows the schematic diagram of a converter designed for 12 V,  $I_{out} = 3.5 \times$ (1-D), with an input supply ranging from 8 V to 55 V.

The 20 V Zener connected to the gate-source of the power MOSFET is for protection purposes when the supply voltage is higher than 20 V.

Such a circuit, asymmetrical half-bridge, is fully protected from output short-circuit, by turning off the on-board floating mos.



Figure 40. Up/down converter



### 4.4 Current generator

Sometimes the application specifications requires generating constant current, fixed or adjustable, for chemical processes, lamp powering, or battery chargers for lead acids, ni-cd and ni-me-hyd batteries.

We give one suggestion for obtaining an accurate constant current generator.

The schematic in *Figure 41* shows a simple solution for constant or variable current generator, with good accuracy of the current, using a simple op/amp supplied by the 5.1 V available reference voltage. The threshold current is fixed by the voltage divider connected to the n.i. input op/amp, at about 100 mV. This is also the maximum voltage dropping on the current sense resistor  $R_s$ . Adjusting the 4.7 k $\Omega$ , the threshold can be easily changed.

The formula to set the output current is:

#### **Equation 24**

$$\mathsf{I}_{\mathsf{o}} = \frac{5.1 \cdot \mathsf{R}_2}{(\mathsf{R}_1 \cdot \mathsf{R}_2) \cdot \mathsf{R}_{\mathsf{s}}}$$



Figure 41. Constant current generator up to 3.5 A

### 4.5 From positive input to negative output

*Figure 42* shows how to obtain a -12 V, when only a positive supply is available.

The maximum output current is given by the formula lout =  $3.5 \times (1-D)$  according to the relation for the buck-boost topology.

This negative output has to show good precision, stability and regulation, and it must be protected from output short-circuit.

With the suggested application schematic, one of the aims is to guarantee the performance as specified above and to contribute to the simplification of the power transformer, mains or high frequency.

Doc ID 5410 Rev 10



In inverting buck-boost topology the lower voltage rail of the device floats with the negative output voltage. The voltage applied to the device is equal to  $(V_{IN} + IV_{OUT}I)$  whose upper limit is given by the maximum input voltage range of the device (55 V).





### 4.6 Negative boost converter

*Figure 43* shows how to stabilize a negative output voltage higher than negative input voltage.







## 5 Revision history

### Table 4. Document revision history

| Date        | Revision | Changes                                                                                        |
|-------------|----------|------------------------------------------------------------------------------------------------|
| 08-Nov-2006 | 9        | Updated the layout.                                                                            |
| 29-Apr-2009 | 10       | <ul> <li>Modified: Equation 11, 16, 17, 18, 19, 20</li> <li>Inserted: Table 1, 2, 3</li> </ul> |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2009 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com



Doc ID 5410 Rev 10