SCLS538A - AUGUST 2003 - REVISED APRIL 2008

- Qualified for Automotive Applications
- ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0)
- Wide Operating Voltage Range of 2 V to 6 V
- Outputs Can Drive Up To 10 LSTTL Loads
- Low Power Consumption, 80-µA Max I<sub>CC</sub>
- Typical t<sub>pd</sub> = 13 ns
- ±4-mA Output Drive at 5 V

### description/ordering information

This parallel-in or serial-in, serial-out register features gated clock (CLK, CLK INH) inputs and an overriding clear ( $\overline{CLR}$ ) input. The parallel-in or serial-in modes are established by the shift/load

- Low Input Current of 1 μA Max
- Synchronous Load
- Direct Overriding Clear
- Parallel-to-Serial Conversion



(SH/LD) input. When high, SH/LD enables the serial (SER) data input and couples the eight flip-flops for serial shifting with each clock (CLK) pulse. When low, the parallel (broadside) data inputs are enabled, and synchronous loading occurs on the next clock pulse. During parallel loading, serial data flow is inhibited. Clocking is accomplished on the low-to-high-level edge of CLK through a 2-input positive-NOR gate, permitting one input to be used as a clock-enable or clock-inhibit function. Holding either CLK or CLK INH high inhibits clocking; holding either low enables the other clock input. This allows the system clock to be free running, and the register can be stopped on command with the other clock input. CLK INH should be changed to the high level only when CLK is high. CLR overrides all other inputs, including CLK, and resets all flip-flops to zero.

### **ORDERING INFORMATION<sup>†</sup>**

| T <sub>A</sub> | T <sub>A</sub> PACKAGE <sup>‡</sup> |               |                  | TOP-SIDE<br>MARKING |
|----------------|-------------------------------------|---------------|------------------|---------------------|
| 40°C to 95°C   | SOIC – D                            | Tape and reel | SN74HC166AIDRQ1  | HC166AI             |
| –40°C to 85°C  | TSSOP – PW                          | Tape and reel | SN74HC166AIPWRQ1 | HC166AI             |

<sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.

<sup>‡</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2008, Texas Instruments Incorporated

SCLS538A - AUGUST 2003 - REVISED APRIL 2008

|     |       |         | FUN        | CTION 1 | TABLE          |                 |                 |                 |  |  |
|-----|-------|---------|------------|---------|----------------|-----------------|-----------------|-----------------|--|--|
|     |       | INIT    | UTS        |         |                | OUTPUTS         |                 |                 |  |  |
|     |       | INTE    | RNAL       |         |                |                 |                 |                 |  |  |
| CLR | SH/LD | CLK INH | CLK        | SER     | PARALLEL<br>AH | Q <sub>A</sub>  | QB              | QH              |  |  |
| L   | Х     | Х       | Х          | Х       | Х              | L               | L               | L               |  |  |
| н   | Х     | L       | L          | Х       | Х              | Q <sub>A0</sub> | $Q_{B0}$        | Q <sub>H0</sub> |  |  |
| н   | L     | L       | $\uparrow$ | Х       | ah             | а               | b               | h               |  |  |
| н   | Н     | L       | $\uparrow$ | Н       | Х              | Н               | Q <sub>An</sub> | Q <sub>Gn</sub> |  |  |
| н   | Н     | L       | $\uparrow$ | L       | Х              | L               | Q <sub>An</sub> | Q <sub>Gn</sub> |  |  |
| Н   | Х     | Н       | $\uparrow$ | Х       | Х              | Q <sub>A0</sub> | Q <sub>B0</sub> | Q <sub>H0</sub> |  |  |

### logic diagram (positive logic)





SCLS538A - AUGUST 2003 - REVISED APRIL 2008



typical clear, shift, load, inhibit, and shift sequence

### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage range, V <sub>CC</sub>                                                                        | –0.5 V to 7 V  |
|--------------------------------------------------------------------------------------------------------------|----------------|
| Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) (see Note 1)                                   |                |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) (see Note 1) |                |
| Continuous output current, $I_O (V_O = 0 \text{ to } V_{CC})$                                                | ±25 mA         |
| Continuous current through V <sub>CC</sub> or GND                                                            | ±50 mA         |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): D package                                             | 73°C/W         |
| PW package                                                                                                   | 108°C/W        |
| Storage temperature range, T <sub>stg</sub>                                                                  | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

2. The package thermal impedance is calculated in accordance with JESD 51-7.



SCLS538A - AUGUST 2003 - REVISED APRIL 2008

### recommended operating conditions (see Note 3)

|                                 |                                 |                       | MIN  | NOM | MAX  | UNIT |  |
|---------------------------------|---------------------------------|-----------------------|------|-----|------|------|--|
| VCC                             | Supply voltage                  |                       | 2    | 5   | 6    | V    |  |
|                                 |                                 | $V_{CC} = 2 V$        | 1.5  |     |      |      |  |
| VIH                             | High-level input voltage        | $V_{CC} = 4.5 V$      | 3.15 |     |      | V    |  |
|                                 |                                 | V <sub>CC</sub> = 6 V | 4.2  |     |      |      |  |
|                                 |                                 | $V_{CC} = 2 V$        |      |     | 0.5  |      |  |
| VIL                             | Low-level input voltage         | $V_{CC} = 4.5 V$      |      |     | 1.35 | V    |  |
|                                 |                                 | V <sub>CC</sub> = 6 V |      |     | 1.8  |      |  |
| VI                              | Input voltage                   |                       | 0    |     | VCC  | V    |  |
| VO                              | Output voltage                  |                       | 0    |     | VCC  | V    |  |
|                                 |                                 | V <sub>CC</sub> = 2 V |      |     | 1000 |      |  |
| $\Delta t / \Delta v^{\dagger}$ | Input transition rise/fall time | $V_{CC} = 4.5 V$      |      |     | 500  | ns   |  |
|                                 |                                 | V <sub>CC</sub> = 6 V |      |     | 400  |      |  |
| т <sub>А</sub>                  | Operating free-air temperature  | ·                     | -40  |     | 85   | °C   |  |

<sup>†</sup> If this device is used in the threshold region (from  $V_{IL}max = 0.5$  V to  $V_{IH}min = 1.5$  V), there is a potential to go into the wrong state from induced grounding, causing double clocking. Operating with the inputs at  $t_t = 1000$  ns and  $V_{CC} = 2$  V does not damage the device; however, functionally, the CLK inputs are not ensured while in the shift, count, or toggle operating modes.

NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|           | TEAT AONDITI                        | 210                       |            | Т    | A = 25°C | ;    |      |      |      |
|-----------|-------------------------------------|---------------------------|------------|------|----------|------|------|------|------|
| PARAMETER | TEST CONDITIO                       | JNS                       | VCC        | MIN  | TYP      | MAX  | MIN  | MAX  | UNIT |
|           |                                     |                           | 2 V        | 1.9  | 1.998    |      | 1.9  |      |      |
|           |                                     | I <sub>OH</sub> = -20 μA  | 4.5 V      | 4.4  | 4.499    |      | 4.4  |      |      |
| VOH       | $V_{I} = V_{IH} \text{ or } V_{IL}$ | -                         |            | 5.9  | 5.999    |      | 5.9  |      | V    |
|           |                                     | $I_{OH} = -4 \text{ mA}$  | 4.5 V      | 3.98 | 4.3      |      | 3.84 |      |      |
|           |                                     | I <sub>OH</sub> = -5.2 mA | 6 V        | 5.48 | 5.8      |      | 5.34 |      |      |
|           |                                     | I <sub>OL</sub> = 20 μA   | 2 V        |      | 0.002    | 0.1  |      | 0.1  |      |
|           |                                     |                           | 4.5 V      |      | 0.001    | 0.1  |      | 0.1  |      |
| VOL       | $V_{I} = V_{IH} \text{ or } V_{IL}$ |                           | 6 V        |      | 0.001    | 0.1  |      | 0.1  | V    |
|           |                                     | $I_{OL} = 4 \text{ mA}$   | 4.5 V      |      | 0.17     | 0.26 |      | 0.33 |      |
|           |                                     | I <sub>OL</sub> = 5.2 mA  | 6 V        |      | 0.15     | 0.26 |      | 0.33 |      |
| lj        | $V_{I} = V_{CC} \text{ or } 0$      |                           | 6 V        |      | ±0.1     | ±100 | ±1   | 1000 | nA   |
| ICC       | $V_I = V_{CC} \text{ or } 0,$       | IO = 0                    | 6 V        |      |          | 8    |      | 80   | μΑ   |
| Ci        |                                     |                           | 2 V to 6 V |      | 3        | 10   |      | 10   | pF   |



SCLS538A - AUGUST 2003 - REVISED APRIL 2008

# timing requirements over recommended operating free-air temperature range (unless otherwise noted)

|                 |                            |                                      |       | T <sub>A</sub> = 1 | 25°C |     |     |           |
|-----------------|----------------------------|--------------------------------------|-------|--------------------|------|-----|-----|-----------|
|                 |                            |                                      | Vcc   | MIN                | MAX  | MIN | MAX | UNIT      |
|                 |                            |                                      | 2 V   |                    | 6    |     | 5   |           |
| fclock          | Clock frequency            |                                      | 4.5 V |                    | 31   |     | 25  | MHz       |
|                 |                            |                                      | 6 V   |                    | 36   |     | 29  |           |
|                 |                            |                                      | 2 V   | 100                |      | 125 |     |           |
|                 |                            | CLR low                              | 4.5 V | 20                 |      | 25  |     |           |
|                 | Dules duration             |                                      | 6 V   | 17                 |      | 21  |     |           |
| tw              | Pulse duration             |                                      | 2 V   | 80                 |      | 100 |     | ns        |
|                 |                            | CLK high or low                      | 4.5 V | 16                 |      | 20  |     |           |
|                 |                            |                                      | 6 V   | 14                 |      | 17  |     |           |
|                 |                            |                                      | 2 V   | 145                |      | 180 |     |           |
|                 |                            | SH/LD high before CLK↑               | 4.5 V | 29                 |      | 36  |     |           |
|                 |                            |                                      | 6 V   | 25                 |      | 31  |     |           |
|                 |                            |                                      | 2 V   | 80                 |      | 100 |     |           |
|                 |                            | SER before CLK↑                      | 4.5 V | 16                 |      | 20  |     |           |
|                 |                            |                                      | 6 V   | 14                 |      | 17  |     |           |
|                 |                            |                                      | 2 V   | 100                |      | 125 |     |           |
| t <sub>su</sub> | t <sub>SU</sub> Setup time | CLK INH low before CLK↑              | 4.5 V | 20                 |      | 25  |     | ns        |
|                 |                            |                                      | 6 V   | 17                 |      | 21  |     |           |
|                 |                            |                                      | 2 V   | 80                 |      | 100 |     |           |
|                 |                            | Data before CLK↑                     | 4.5 V | 16                 |      | 20  |     |           |
|                 |                            |                                      | 6 V   | 14                 |      | 17  |     | l         |
|                 |                            |                                      | 2 V   | 40                 |      | 50  |     |           |
|                 |                            | CLR inactive before CLK <sup>↑</sup> | 4.5 V | 8                  |      | 10  |     |           |
|                 |                            |                                      | 6 V   | 7                  |      | 9   |     |           |
|                 |                            |                                      | 2 V   | 0                  |      | 0   |     |           |
|                 |                            | SH/LD high after CLK1                | 4.5 V | 0                  |      | 0   |     |           |
|                 |                            |                                      | 6 V   | 0                  |      | 0   |     |           |
|                 |                            |                                      | 2 V   | 5                  |      | 5   |     |           |
|                 |                            | SER after CLK <sup>↑</sup>           | 4.5 V | 5                  |      | 5   |     |           |
|                 |                            |                                      | 6 V   | 5                  |      | 5   |     | <i></i> - |
| th              | Hold time                  |                                      | 2 V   | 0                  |      | 0   |     | ns        |
|                 |                            | CLK INH high after CLK↑              | 4.5 V | 0                  |      | 0   |     |           |
|                 |                            |                                      | 6 V   | 0                  |      | 0   |     |           |
|                 |                            |                                      | 2 V   | 5                  |      | 5   |     |           |
|                 |                            | Data after CLK↑                      | 4.5 V | 5                  |      | 5   |     |           |
|                 |                            |                                      | 6 V   | 5                  |      | 5   |     |           |



SCLS538A - AUGUST 2003 - REVISED APRIL 2008

# switching characteristics over recommended operating free-air temperature range, $C_L = 50 \text{ pF}$ (unless otherwise noted) (see Figure 1)

| DADAMETER        | FROM    | то             | N     | T,  | ן = 25°C | ;   |     |     |      |
|------------------|---------|----------------|-------|-----|----------|-----|-----|-----|------|
| PARAMETER        | (INPUT) | (OUTPUT)       | VCC   | MIN | TYP      | MAX | MIN | MAX | UNIT |
|                  |         |                | 2 V   | 6   | 11       |     | 5   |     |      |
| fmax             |         |                | 4.5 V | 31  | 36       |     | 25  |     | MHz  |
|                  |         |                | 6 V   | 36  | 45       |     | 29  |     |      |
|                  |         |                | 2 V   |     | 62       | 120 |     | 150 |      |
| <sup>t</sup> PHL | CLR     | Q <sub>H</sub> | 4.5 V |     | 18       | 24  |     | 30  | ns   |
|                  |         |                | 6 V   |     | 13       | 20  |     | 26  |      |
|                  |         |                | 2 V   |     | 75       | 150 |     | 190 |      |
| <sup>t</sup> pd  | CLK     | QH             | 4.5 V |     | 15       | 30  |     | 38  | ns   |
| ·                |         |                | 6 V   |     | 13       | 26  |     | 32  | 1    |
|                  |         |                | 2 V   |     | 38       | 75  |     | 95  |      |
| tt               |         | Any            | 4.5 V |     | 8        | 15  |     | 19  | ns   |
|                  |         |                | 6 V   |     | 6        | 13  |     | 16  |      |

# operating characteristics, $T_A$ = 25°C

|                 | PARAMETER                     | TEST CONDITIONS | TYP | UNIT |
|-----------------|-------------------------------|-----------------|-----|------|
| C <sub>pd</sub> | Power dissipation capacitance | No load         | 50  | pF   |



SCLS538A - AUGUST 2003 - REVISED APRIL 2008



### PARAMETER MEASUREMENT INFORMATION

NOTES: A. CL includes probe and test-fixture capacitance.

- B. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>f</sub> = 6 ns, t<sub>f</sub> = 6 ns.
- C. For clock inputs, fmax is measured when the input duty cycle is 50%.
- D. The outputs are measured one at a time with one input transition per measurement.
- E. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.

### Figure 1. Load Circuit and Voltage Waveforms



www.ti.com

### PACKAGING INFORMATION

| Orderable Device   | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|--------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------|
| SN74HC166AIDRQ1    | ACTIVE                | SOIC            | D                  | 16     | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74HC166AIPWRG4Q1 | ACTIVE                | TSSOP           | PW                 | 16     | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74HC166AIPWRQ1   | ACTIVE                | TSSOP           | PW                 | 16     | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-3-260C-168 HR          |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74HC166A-Q1 :

Enhanced Product: SN74HC166A-EP

NOTE: Qualified Version Definitions:

• Enhanced Product - Supports Defense, Aerospace and Medical Applications

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device             |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | · · / | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-------|--------------------|----|------|--------------------------|--------------------------|-------|------------|------------|------------|-----------|------------------|
| SN74HC166AIPWRG4Q1 | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9   | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

30-Jul-2010



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74HC166AIPWRG4Q1 | TSSOP        | PW              | 16   | 2000 | 346.0       | 346.0      | 29.0        |

D (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



4211283-4/D 06/11

# D (R-PDSO-G16) PLASTIC SMALL OUTLINE Stencil Openings (Note D) Example Board Layout (Note C) -16x0,55 - 14x1,27 -14x1,27 16x1,95 4,80 4,80 Example Non Soldermask Defined Pad Example Pad Geometry (See Note C) 0,60 Example 2,00 Solder Mask Opening

(See Note E)

NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

← 0,07 All Around

- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
  E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



PW (R-PDSO-G16)

PLASTIC SMALL OUTLINE



NOTES:

A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.  $\beta$ . This drawing is subject to change without notice.

Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.

Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.

E. Falls within JEDEC MO-153



# LAND PATTERN DATA



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated