

SBOS275F - JUNE 2003-REVISED DECEMBER 2010

### High Gain Adjust Range, Wideband, VARIABLE GAIN AMPLIFIER

Check for Samples: VCA810

#### **FEATURES**

- HIGH GAIN ADJUST RANGE: ±40dB
- **DIFFERENTIAL IN/SINGLE-ENDED OUT**
- LOW INPUT NOISE VOLTAGE: 2.4nV/\Hz
- **CONSTANT BANDWIDTH vs GAIN: 35MHz**
- HIGH dB/V GAIN LINEARITY: ±0.3dB
- **GAIN CONTROL BANDWIDTH: 25MHz**
- LOW OUTPUT DC ERROR: < ±40mV
- HIGH OUTPUT CURRENT: ±60mA
- **LOW SUPPLY CURRENT: 24.8mA** (max for -40°C to +85°C temperature range)

#### **APPLICATIONS**

- **OPTICAL RECEIVER TIME GAIN CONTROL**
- **SONAR SYSTEMS**
- **VOLTAGE-TUNABLE ACTIVE FILTERS**
- LOG AMPLIFIERS
- PULSE AMPLITUDE COMPENSATION
- AGC RECEIVERS WITH RSSI
- **IMPROVED REPLACEMENT FOR VCA610**



#### DESCRIPTION

The VCA810 is a dc-coupled, wideband, continuously variable, voltage-controlled gain amplifier. It provides a differential input to single-ended output conversion with a high-impedance gain control input used to vary the gain over a -40dB to +40dB range linear in dB/V.

Operating from ±5V supplies, the gain control voltage for the VCA810 will adjust the gain from -40dB at 0V input to +40dB at -2V input. Increasing the control voltage above ground will attenuate the signal path to greater than 80dB. Signal bandwidth and slew rate remain constant over the entire gain adjust range. This 40dB/V gain control is accurate within ±1.5dB (±0.9dB for high grade), allowing the gain control voltage in an AGC application to be used as a Received Signal Strength Indicator (RSSI) with ±1.5dB accuracy.

Excellent common-mode rejection and common-mode input range at the two high-impedance inputs allow the VCA810 to provide a differential receiver operation with gain adjust. The output signal is referenced to ground. Zero differential input voltage gives a 0V output with a small dc offset error. Low input noise voltage ensures good output SNR at the highest gain settings.

In applications where pulse edge information is critical, and the VCA810 is being used to equalize varying channel loss, minimal change in group delay over gain setting will retain excellent pulse edge information.

An improved output stage provides adequate output current to drive the most demanding loads. While principally intended to drive analog-to-digital converters (ADCs) or second-stage amplifiers, the ±60mA output current will easily doubly-terminated 50Ω lines or a passive post-filter stage over the ±1.7V output voltage range.

#### **VCA810 RELATED PRODUCTS**

| SINGLES | DUALS   | GAIN<br>ADJUST<br>RANGE<br>(dB) | INPUT<br>NOISE<br>(nV/√Hz) | SIGNAL<br>BANDWIDTH<br>(MHz) |
|---------|---------|---------------------------------|----------------------------|------------------------------|
| VCA811  | _       | 80                              | 2.4                        | 80                           |
| _       | VCA2612 | 45                              | 1.25                       | 80                           |
| _       | VCA2613 | 45                              | 1                          | 80                           |
| _       | VCA2614 | 45                              | 3.6                        | 40                           |
| _       | VCA2616 | 45                              | 3.3                        | 40                           |
|         | VCA2618 | 45                              | 5.5                        | 30                           |

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

All trademarks are the property of their respective owners.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PRODUCT    | PACKAGE-LEAD | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING     | ORDERING<br>NUMBER | TRANSPORT<br>MEDIA, QUANTITY |
|------------|--------------|-----------------------|-----------------------------------|------------------------|--------------------|------------------------------|
| VCA810ID   | 20.0         | 0                     | -40°C to +85°C                    | VCA940                 | VCA810ID           | Rails, 75                    |
| VCASTOID   | SO-8         | D                     | -40°C 10 +65°C                    | VCA810                 | VCA810IDR          | Tape and Reel, 2500          |
| \/CA840AID | SO 8         | D                     | -40°C to +85°C                    | VCA810A <sup>(2)</sup> | VCA810AID          | Rails, 75                    |
| VCA810AID  | SO-8         | D                     | -40°C 10 +65°C                    | VCA6TUA(=/             | VCA810AIDR         | Tape and Reel, 2500          |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the device product folder at www.ti.com.

#### ABSOLUTE MAXIMUM RATINGS(1)

Over operating free-air temperature range, unless otherwise noted.

|                 |                            | VCA810          | UNIT            |
|-----------------|----------------------------|-----------------|-----------------|
| Power supply    | /                          | ±6.5            | V               |
| Internal power  | er dissipation             | See Thermal Ar  | nalysis section |
| Differential in | put voltage                | ±V <sub>S</sub> | V               |
| Input commo     | n-mode voltage range       | ±V <sub>S</sub> | V               |
| Storage temp    | perature range, D package  | -65 to +125     | °C              |
| Junction temp   | perature (T <sub>J</sub> ) | +150            | °C              |
|                 | Human body model (HBM)     | 2000            | V               |
|                 | Charge device model (CDM)  | 1500            | V               |
|                 | Machine model              | 200             | V               |

<sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not implied.

#### **PIN CONFIGURATIONS**

#### D PACKAGE SO-8 (TOP VIEW)



- (1) High grade version indicator.
- (2) NC = Not connected.

<sup>(2)</sup> The A indicating high grade appears opposite the pin 1 marking indicator.



### **ELECTRICAL CHARACTERISTICS:** V<sub>s</sub> = ±5V

Boldface limits are tested at +25°C.

At  $R_L = 500\Omega$ , and  $V_{IN} =$  single-ended input on V+ with V- at ground,, unless otherwise noted.

|                                                  |                                                                                 |             |                      | VC                             | A810                             |                    |             |                              |
|--------------------------------------------------|---------------------------------------------------------------------------------|-------------|----------------------|--------------------------------|----------------------------------|--------------------|-------------|------------------------------|
|                                                  |                                                                                 | TYP         |                      |                                | MIN/MAX OVE                      |                    |             |                              |
| PARAMETER                                        | CONDITIONS                                                                      | +25°C       | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS              | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| AC PERFORMANCE                                   |                                                                                 |             |                      |                                |                                  |                    |             |                              |
| Small-signal bandwidth (see Figure 29)           | -2V ≤ V <sub>C</sub> ≤ 0V                                                       | 35          | 30                   | 29                             | 29                               | MHz                | min         | В                            |
| Large-signal bandwidth                           | $V_{O} = 2V_{PP}, -2 \le V_{C} \le -1$                                          | 35          | 30                   | 29                             | 29                               | MHz                | min         | В                            |
| Frequency response peaking                       | $V_{O} < 500 \text{mV}_{PP}, -2 \text{V} \le V_{C} \le 0 \text{V}$              | 0.1         | 0.5                  | 0.5                            | 0.5                              | dB                 | min         | В                            |
| Slew rate                                        | $V_{\rm O} = 3.5 \text{V Step}, -2 \le V_{\rm C} \le -1, 10\% \text{ to } 90\%$ | 350         | 300                  | 300                            | 295                              | V/μs               | min         | В                            |
| Settling time to 0.01%                           | V <sub>O</sub> = 1V Step, −2 ≤ V <sub>C</sub> ≤ −1                              | 30          | 40                   | 41                             | 41                               | ns                 | min         | В                            |
| Rise-and-fall time                               | V <sub>O</sub> = 1V Step, −2 ≤ V <sub>C</sub> ≤ −1                              | 10          | 12                   | 12.1                           | 12.1                             | ns                 | min         | В                            |
| Group delay                                      | G = 0dB, $V_C = -1V$ , $f = 5MHz$ , $V_O = 500 \text{mV}_{PP}$                  | 6.2         |                      |                                |                                  | ns                 | typ         | С                            |
| Group delay variation                            | $V_O < 500 \text{mV}_{PP}$ , $-2V \le V_C \le 0V$ , $f = 5MHz$                  | 3.5         |                      |                                |                                  | ns                 | typ         | С                            |
| Harmonic distortion                              |                                                                                 |             |                      |                                |                                  |                    |             |                              |
| Second harmonic                                  | $V_O = 1V_{PP}$ , $f = 1MHz$ , $V_C = -1V$ , $G = 0dB$                          | -71         | -51                  | -50                            | -49                              | dBc                | min         | В                            |
| Third harmonic                                   | $V_O = 1V_{PP}$ , $f = 1MHz$ , $V_C = -1V$ , $G = 0dB$                          | -35         | -34                  | -32                            | -29                              | dBc                | min         | В                            |
| Input voltage noise                              | V <sub>C</sub> = −2V                                                            | 2.4         | 2.8                  | 3.4                            | 3.5                              | nV/√ <del>Hz</del> | max         | В                            |
| Input current noise                              | -2V ≤ V <sub>C</sub> ≤ 0V                                                       | 1.4         | 1.8                  | 2.0                            | 2.1                              | pA/√ <del>Hz</del> | max         | В                            |
| Fully attenuated feedthrough                     | f ≤ 1MHz, V <sub>C</sub> > +200mV                                               | -80         | -70                  |                                |                                  | dB                 | max         | В                            |
| Overdrive recovery                               | $V_{IN} = 2V$ to 0V, $V_C = -2V$ , $G = 40dB$                                   | 100         | 150                  |                                |                                  | ns                 | min         | В                            |
| DC PERFORMANCE                                   | Single-ended or differential input                                              |             |                      |                                |                                  |                    |             |                              |
| Output offset voltage (both inputs grounded) (4) | $-2V \le V_C \le 0V$                                                            | ±4          | ±22                  | ±30                            | ±32                              | mV                 | max         | А                            |
| Output offset voltage drift                      |                                                                                 |             |                      | ±125                           | ±125                             | V/°C               | max         | В                            |
| Input offset voltage <sup>(4)</sup>              | Both inputs grounded                                                            | ±0.1        | ±0.25                | ±0.30                          | ±0.35                            | mV                 | max         | Α                            |
| input offset voltage drift                       |                                                                                 |             |                      | ±1                             | ±1.2                             | μV/°C              | max         | В                            |
| Input bias current                               | $-2V \le V_C \le 0V$                                                            | -6          | -10                  | -12                            | -14                              | μА                 | max         | Α                            |
| Input bias current drift                         |                                                                                 |             |                      | ±25                            | ±30                              | nA/°C              | max         | В                            |
| Input offset current                             | $-2V \le V_C \le 0V$                                                            | ±100        | ±600                 | ±700                           | ±800                             | nA                 | max         | Α                            |
| Input offset current drift                       |                                                                                 |             |                      | ±1.4                           | ±2.2                             | nA/°C              | max         | В                            |
| INPUT                                            |                                                                                 |             |                      |                                |                                  |                    |             |                              |
| Common-mode input range                          |                                                                                 | ±2.4        | ±2.3                 | ±2.3                           | ±2.2                             | V                  | min         | Α                            |
| Common-mode rejection ratio                      | $V_{CM} = 0.5V$ , $V_{C} = -2V$ , Input-referred                                | 95          | 85                   | 83                             | 80                               | dB                 | min         | Α                            |
| Input impedance                                  | V <sub>CM</sub> = 0V, Single-ended                                              | 1   1       |                      |                                |                                  | MΩ    pF           | typ         | С                            |
|                                                  | V <sub>CM</sub> = 0V, Differential                                              | > 10    < 2 |                      |                                |                                  | MΩ    pF           | typ         | С                            |
| Differential input range <sup>(5)</sup>          | $V_C = 0V$ , $V_{CM} = 0V$                                                      | 3           |                      |                                |                                  | $V_{PP}$           | typ         | С                            |
| ОИТРИТ                                           |                                                                                 |             |                      |                                |                                  |                    |             |                              |
| Voltage output swing                             | $V_C = -2V$ , $R_L = 100\Omega$                                                 | ±1.8        | ±1.7                 | ±1.4                           | ±1.3                             | V                  | min         | Α                            |
|                                                  | $V_C = -2V$ , $R_L = 100\Omega$                                                 | ±1.7        | ±1.6                 | ±1.3                           | ±1.2                             | V                  | min         | Α                            |
| Output current                                   | $V_O = 0V$                                                                      | ±60         | ±40                  | ±35                            | ±32                              | mA                 | min         | Α                            |
| Output short-circuit current                     | $V_O = 0V$                                                                      | ±120        |                      |                                |                                  | mA                 | typ         | С                            |
| Output impedance                                 | $V_0 = 0V, f < 100kHz$                                                          | 0.2         |                      |                                |                                  | Ω                  | typ         | С                            |

Test levels: (A) 100% tested at +25°C. Over temperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value; only for information.

Copyright © 2003-2010, Texas Instruments Incorporated Submit Documentation Feedback

Junction temperature = ambient for +25°C tested specifications.

Junction temperature = ambient at low temperature limit; junction temperature = ambient +30°C at high temperature limit for over temperature specifications.

Total output offset is: (Output Offset Voltage ± Input Offset Voltage x Gain).

Maximum input at minimum gain for < 1dB gain compression.



### ELECTRICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

Boldface limits are tested at +25°C.

At  $R_L = 500\Omega$ , and  $V_{IN} =$  single-ended input on V+ with V- at ground,, unless otherwise noted

|                                                  |                                                   |            |          | VC                             | <b>A810</b>                      |       |             |                              |
|--------------------------------------------------|---------------------------------------------------|------------|----------|--------------------------------|----------------------------------|-------|-------------|------------------------------|
|                                                  |                                                   | TYP        |          |                                | MIN/MAX OVE                      |       |             | =                            |
| PARAMETER                                        | CONDITIONS                                        | +25°C      | +25°C(2) | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| GAIN CONTROL (V <sub>C</sub> , Pin 3)            | Single-ended or differential input                |            |          |                                |                                  |       |             |                              |
| Specified gain range                             | $\Delta V_{C}/\Delta dB = 25mV/dB$                | ±40        |          |                                |                                  | dB    | typ         | С                            |
| Maximum control voltage                          | G = −40dB                                         | 0          |          |                                |                                  | V     | typ         | С                            |
| Minimum control voltage                          | G = +40dB                                         | -2         |          |                                |                                  | V     | typ         | С                            |
| Gain accuracy                                    | $-1.8V \le V_C \le -0.2V$                         | ±0.4       | ±1.5     | ±2.5                           | ±3.5                             | dB    | max         | Α                            |
|                                                  | $V_C < -1.8V$ , $V_C > -0.2V$                     | ±0.5       | ±2.2     | ±3.7                           | ±4.7                             | dB    | max         | Α                            |
| Gain drift                                       | $-1.8V \le V_C \le -0.2V$                         |            |          | ±0.02                          | ±0.03                            | dB/°C | max         | В                            |
|                                                  | $V_C < -1.8V, V_C > -0.2V$                        |            |          | ±0.03                          | ±0.04                            | dB/°C | max         | В                            |
| Gain control slope                               |                                                   | -40        |          |                                |                                  | db/V  | typ         | С                            |
| Gain control linearity <sup>(6)</sup>            | $-1.8V \le V_C \le 0V$                            | ±0.3       | ±1       | ±1.1                           | ±1.2                             | dB    | max         | Α                            |
|                                                  | V <sub>C</sub> < −1.8V                            | ±0.7       | ±1.6     | ±2.5                           | ±3.2                             | dB    | max         | Α                            |
| Gain control bandwidth                           |                                                   | 25         | 20       | 19                             | 19                               | MHz   | min         | В                            |
| Gain control slew rate                           | 80dB Gain Step                                    | 900        |          |                                |                                  | dB/ns | typ         | С                            |
| Gain settling time                               | 1%, 80dB Step                                     | 0.8        |          |                                |                                  | μS    | typ         | С                            |
| Input bias current                               | V <sub>C</sub> = −1V                              | -1.5       | -3.5     | -4.5                           | -8                               | μΑ    | max         | Α                            |
| Gain + Power-supply rejection ratio              | $V_C = -2V$ , $G = +40dB$ , $+V_S = 5V \pm 0.5V$  | 0.5        | 1.5      | 1.8                            | 2                                | dB/V  | max         | Α                            |
| Gain – Power-supply rejection ratio              | $V_C = -2V$ , $G = +40dB$ , $-V_S = -5V \pm 0.5V$ | 0.7        | 1.5      | 1.8                            | 2                                | dB/V  | max         | Α                            |
| POWER SUPPLY                                     |                                                   |            |          |                                |                                  |       |             |                              |
| Specified operating voltage                      |                                                   | ±5         |          |                                |                                  | V     | typ         | С                            |
| Minimum operating voltage                        |                                                   |            | ±4       | ±4                             | ±4                               | V     | min         | Α                            |
| Maximum operating voltage                        |                                                   |            | ±6       | ±6                             | ±6                               | V     | max         | Α                            |
| Positive supply quiescent current                |                                                   |            |          |                                |                                  |       |             |                              |
| Maximum quiescent current                        | $+V_S = +5V, G = -40dB$                           | 10         | 12.5     | 12.6                           | 12.7                             | mA    | min         | Α                            |
| Minimum quiescent current                        | $+V_S = +5V, G = -40dB$                           | 10         | 7.5      | 7.2                            | 7.1                              | mA    | max         | Α                            |
| Maximum quiescent current                        | $+V_S = +5V, G = +40dB$                           | 18         | 20.5     | 22                             | 22.3                             | mA    | min         | Α                            |
| Minimum quiescent current                        | $+V_S = +5V, G = +40dB$                           | 18         | 15.5     | 14.5                           | 13.5                             | mA    | max         | Α                            |
| Negative supply quiescent current <sup>(7)</sup> |                                                   |            |          |                                |                                  |       |             |                              |
| Maximum quiescent current                        | $-V_S = -5V$ , $G = -40dB$                        | 12         | 14.5     | 14.6                           | 14.7                             | mA    | max         | Α                            |
| Minimum quiescent current                        | $-V_S = -5V$ , G = $-40dB$                        | 12         | 9.5      | 9.4                            | 9.3                              | mA    | min         | Α                            |
| Maximum quiescent current                        | $-V_S = -5V, G = +40dB$                           | 20         | 22.5     | 24.5                           | 24.8                             | mA    | max         | Α                            |
| Minimum quiescent current                        | $-V_S = -5V$ , G = +40dB                          | 20         | 17.5     | 16.5                           | 16                               | mA    | min         | Α                            |
| Positive power-supply rejection ratio (+PSRR)    | Input-referred, V <sub>C</sub> = −2V              | 90         | 75       | 75                             | 73                               | dB    | min         | Α                            |
| Negative power-supply rejection ratio (–PSRR)    | Input-referred, $V_C = -2V$                       | 85         | 70       | 70                             | 68                               | dB    | min         | А                            |
| THERMAL CHARACTERISTICS                          |                                                   |            |          |                                |                                  |       |             |                              |
| Specified operating range, ID package            |                                                   | -40 to +85 |          |                                |                                  | °C    | typ         | С                            |
| Thermal resistance, θ <sub>JA</sub>              | Junction-to-ambient                               |            |          |                                |                                  |       |             |                              |
| D SO-8                                           |                                                   | 80         |          |                                |                                  | °C/W  | typ         | С                            |

<sup>(6)</sup> Maximum deviation from best line fit.

<sup>(7)</sup> Magnitude.

www.ti.com

## HIGH GRADE DC SPECIFICATIONS: $V_S = \pm 5V$ (VCA810AID)

Boldface limits are tested at +25°C.

At  $R_1 = 500\Omega$ , and  $V_{IN} =$  single-ended input on V+ with V- at ground,, unless otherwise noted.

| VCA810AID                                        |                                    |       |                      |                                |                                  |       |             |                              |
|--------------------------------------------------|------------------------------------|-------|----------------------|--------------------------------|----------------------------------|-------|-------------|------------------------------|
|                                                  |                                    | TYP   |                      |                                |                                  |       |             |                              |
| PARAMETER                                        | CONDITIONS                         | +25°C | +25°C <sup>(2)</sup> | 0°C to<br>+70°C <sup>(3)</sup> | -40°C to<br>+85°C <sup>(3)</sup> | UNITS | MIN/<br>MAX | TEST<br>LEVEL <sup>(1)</sup> |
| DC PERFORMANCE                                   | Single-ended or differential input |       |                      |                                |                                  |       |             |                              |
| Output offset voltage                            | $-2V < V_C < 0V$                   | ±4    | ±14                  | ±24                            | ±26                              | mV    | max         | Α                            |
| Input offset voltage                             |                                    | ±0.1  | ±0.2                 | ±0.25                          | ±0.3                             | mV    | max         | Α                            |
| Input offset current                             |                                    | ±100  | ±500                 | ±600                           | ±700                             | mA    | max         | Α                            |
| GAIN CONTROL (V <sub>C</sub> , Pin 3)            | Single-ended or differential input |       |                      |                                |                                  |       |             |                              |
| Gain accuracy                                    | $-1.8V \le V_C \le -0.2V$          | ±0.4  | ±0.9                 | ±1.9                           | ±2.9                             | dB    | max         | Α                            |
|                                                  | $V_C < -1.8V, V_C > -0.2V$         | ±0.5  | ±1.5                 | ±3.0                           | ±4.0                             | dB    | max         | Α                            |
| Gain control linearity <sup>(4)</sup>            | $-1.8V \le V_C \le 0V$             | ±0.3  | ±0.6                 | ±0.7                           | ±0.8                             | dB    | max         | Α                            |
|                                                  | V <sub>C</sub> < −1.8V             | ±0.7  | ±1.1                 | ±1.9                           | ±2.7                             | dB/V  | max         | Α                            |
| POWER SUPPLY                                     |                                    |       |                      |                                |                                  |       |             |                              |
| Positive supply quiescent current                |                                    |       |                      |                                |                                  |       |             |                              |
| Maximum quiescent current                        | $+V_S = +5V, G = -40dB$            | 10    | 11.5                 | 11.6                           | 11.7                             | mA    | min         | Α                            |
| Minimum quiescent current                        | $+V_S = +5V, G = -40dB$            | 10    | 8.5                  | 8.2                            | 8.1                              | mA    | max         | Α                            |
| Maximum quiescent current                        | $+V_S = +5V, G = +40dB$            | 18    | 19.5                 | 21                             | 21.3                             | mA    | min         | Α                            |
| Minimum quiescent current                        | $+V_S = +5V, G = +40dB$            | 18    | 16.5                 | 15.5                           | 14.5                             | mA    | max         | Α                            |
| Negative supply quiescent current <sup>(5)</sup> |                                    |       |                      |                                |                                  |       |             |                              |
| Maximum quiescent current                        | $-V_S = -5V, G = -40dB$            | 12    | 14                   | 14.1                           | 14.2                             | mA    | min         | Α                            |
| Minimum quiescent current                        | $-V_S = -5V, G = -40dB$            | 12    | 10                   | 9.9                            | 9.8                              | mA    | max         | Α                            |
| Maximum quiescent current                        | $-V_S = -5V, G = +40dB$            | 20    | 22                   | 24                             | 24.3                             | mA    | min         | Α                            |
| Minimum quiescent current                        | $-V_S = -5V, G = +40dB$            | 20    | 18                   | 17                             | 16.5                             | mA    | max         | Α                            |

<sup>(1)</sup> Test levels: **(A)** 100% tested at +25°C. Over temperature limits set by characterization and simulation. **(B)** Limits set by characterization and simulation. **(C)** Typical value; only for information.

Copyright © 2003–2010, Texas Instruments Incorporated

<sup>(2)</sup> Junction temperature = ambient for +25°C tested specifications.

<sup>(3)</sup> Junction temperature = ambient at low temperature limit; junction temperature = ambient +30°C at high temperature limit for over temperature specifications.

<sup>(4)</sup> Maximum deviation from best line fit.

<sup>(5)</sup> Magnitude.



### TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±5V

At  $R_L$  = 500 $\Omega$  and  $V_{IN}$  = single-ended input on V+ with V- at ground, unless otherwise noted.



Figure 1.



Figure 2.



Figure 3.





Figure 5.



Figure 6.

1000

G = 0dB, Second Harmonic

-30



#### TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

At  $R_L = 500\Omega$  and  $V_{IN} =$  single-ended input on V+ with V- at ground, unless otherwise noted.

### HARMONIC DISTORTION vs FREQUENCY $V_O = 1 V_{PP}$ G = 0dB. Third Harmonic $R_L = 500\Omega$



Figure 7.



 $R_L = 500\Omega$ 

-80

100

HARMONIC DISTORTION vs R<sub>LOAD</sub>

Load  $(\Omega)$ Figure 8.

#### HARMONIC DISTORTION vs OUTPUT VOLTAGE



Figure 9.

# HARMONIC DISTORTION vs GAIN



Figure 10.

#### **INPUT/OUTPUT RANGE vs GAIN**



Figure 11.

#### HARMONIC DISTORTION vs ATTENUATION



Figure 12.



### TYPICAL CHARACTERISTICS: $V_S = \pm 5V$ (continued)

At  $R_L = 500\Omega$  and  $V_{IN} =$  single-ended input on V+ with V- at ground, unless otherwise noted.

#### NOISE DENSITY vs CONTROL VOLTAGE



Figure 13.

### INPUT VOLTAGE AND CURRENT NOISE



Figure 14.

#### **FULLY ATTENUATED ISOLATION vs FREQUENCY**



Figure 15.

#### OUTPUT OFFSET VOLTAGE TOTAL ERROR BAND vs GAIN



Figure 16.

### TYPICAL GAIN ERROR PLOT



Figure 17.

#### **OUTPUT OFFSET VOLTAGE DISTRIBUTION**



Figure 18.



### TYPICAL CHARACTERISTICS: V<sub>S</sub> = ±5V (continued)

At  $R_L = 500\Omega$  and  $V_{IN} =$  single-ended input on V+ with V- at ground, unless otherwise noted.



Figure 19.

**OVERDRIVE RECOVERY AT MAXIMUM GAIN** 



Figure 20.





Figure 21.



Figure 22.

#### **COMMON-MODE REJECTION RATIO AND POWER-SUPPLY REJECTION RATIO vs GAIN**



Figure 23.

#### **COMMON-MODE REJECTION RATIO AND** POWER-SUPPLY REJECTION RATIO vs FREQUENCY



Figure 24.



### TYPICAL CHARACTERISTICS: V<sub>s</sub> = ±5V (continued)

At  $R_L = 500\Omega$  and  $V_{IN} =$  single-ended input on V+ with V- at ground, unless otherwise noted.

#### GAIN CONTROL +PSRR AT MAX GAIN



Figure 25.

#### GAIN CONTROL -PSRR AT MAX GAIN



Figure 26.

#### TYPICAL DC DRIFT vs TEMPERATURE



Figure 27.

### TYPICAL SUPPLY CURRENT vs CONTROL VOLTAGE



Figure 28.



#### APPLICATION INFORMATION

#### **CIRCUIT DESCRIPTION**

The VCA810 is a high gain adjust range, wideband, voltage amplifier with a voltage-controlled gain, as shown in Figure 29. The circuit's basic voltage amplifier responds to the control of an internal gain-control amplifier. At its input, the voltage amplifier presents the high impedance of a differential stage, permitting flexible input impedance matching. To preserve termination options, no internal circuitry connects to the input bases of this differential stage. For this reason, the user must provide dc paths for the input base currents from a signal source, either through a grounded termination resistor or by a direct connection to ground. The differential input stage also permits rejection of common-mode signals. At its the voltage amplifier presents a low output, impedance, simplifying impedance matching. open-loop design produces wide bandwidth at all gain ground-referenced differential single-ended conversion at the output retains the low output offset voltage.



Figure 29. Block Diagram of the VCA810

A gain control voltage,  $V_{\rm C}$ , controls the amplifier gain magnitude through a high-speed control circuit. Gain polarity can be either inverting or noninverting, depending upon the amplifier input driven by the input signal. The gain control circuit presents the high-input impedance of a noninverting op amp connection. The control voltage pin is referred to ground as shown in Figure 29. The control voltage  $V_{\rm C}$  varies the amplifier gain according to the exponential relationship:

$$G_{(V/V)} = 10^{-2(V_c + 1)}$$

This translates to the log gain relationship:

$$G_{(dB)} = -40 \bullet (V_C + 1)dB.$$

Thus,  $G_{(dB)}$  varies linearly over the specified −40dB to +40dB range as  $V_C$  varies from 0V to −2V. Optionally, making  $V_C$  slightly positive (≥ +0.15V) effectively disables the amplifier, giving greater than 80dB of signal path attenuation at low frequencies.

Internally, the gain-control circuit varies the amplifier gain by varying the transconductance,  $g_m$ , of a bipolar transistor using the transistor bias current. Varying the bias currents of differential stages varies  $g_m$  to control the voltage gain of the VCA810. A  $g_m$ -based gain adjust normally suffers poor thermal stability. The VCA810 includes circuitry to minimize this effect.

#### **VCA810 OPERATION**

Figure 30 shows the circuit configuration used as the basis of the Electrical Characteristics and Typical Characteristics. Voltage swings reported in the specifications are taken directly at the input and output pins. For test purposes, the input impedance is set to  $50\Omega$  with a resistance to ground. A  $25\Omega$ resistance (R<sub>T</sub>) is included on the V- input to get bias current cancellation. Proper supply bypassing is shown in Figure 30, and consists of two capacitors on each supply pin: one large electrolytic capacitor (2.2μF to 6.8μF), effective at lower frequencies, and small ceramic capacitor  $(0.1 \mu F)$ high-frequency decoupling. For more information on decoupling, refer to the Board Layout section.



Figure 30. Variable Gain, Specification and Test Circuit

Notice that both inverting and noninverting inputs are connected to ground with a resistor ( $R_S$  and  $R_T$ ). Matching the dc source impedance looking out of each input will minimize input offset voltage error.



#### RANGE-FINDING TGC AMPLIFIER

The block diagram in Figure 31 illustrates the fundamental configuration common to pulse-echo range finding systems. A photodiode preamp provides an initial gain stage to the photodiode.



Figure 31. Typical Range-Finding Application

The control voltage  $V_{\rm C}$  varies the amplifier gain for a basic signal-processing requirement: compensation for distance attenuation effects, sometimes called time-gain compensation (TGC). Time-gain compensation increases the amplifier gain as the signal moves through the air to compensate for signal attenuation. For this purpose, a ramp signal applied to the VCA810 gain control input linearly increases the dB gain of the VCA810 with time.

#### **WIDE-RANGE AGC AMPLIFIER**

The voltage-controlled gain feature of the VCA810 makes this amplifier ideal for precision AGC applications with control ranges as large as 60dB. The AGC circuit of Figure 32 adds an op amp and diode for amplitude detection, a hold capacitor to store the control voltage and resistors  $R_1$  through  $R_3$  that determine attack and release times. Resistor  $R_4$  and capacitor  $C_{\rm C}$  phase-compensate the AGC feedback loop. The op amp compares the positive peaks of output  $V_{\rm O}$  with a dc reference voltage,  $V_{\rm R}$ . Whenever a  $V_{\rm O}$  peak exceeds  $V_{\rm R}$ , the OPA820 output swings positive, forward-biasing the diode and

charging the holding capacitor. This charge drives the capacitor voltage in a positive direction, reducing the amplifier gain.  $R_{\rm 3}$  and the  $C_{\rm H}$  largely determine the attack time of this AGC correction. Between gain corrections, resistor  $R_{\rm 1}$  charges the capacitor in a negative direction, increasing the amplifier gain.  $R_{\rm 1}$ ,  $R_{\rm 2}$ , and  $C_{\rm H}$  determine the release time of this action. Resistor  $R_{\rm 2}$  forms a voltage divider with  $R_{\rm 1}$ , limiting the maximum negative voltage developed on  $C_{\rm H}$ . This limit prevents input overload of the VCA810 gain control circuit.

Figure 33 shows the AGC response for the values shown in Figure 32.



Figure 32. 60dB Input Range AGC



Figure 33. AGC Output Voltage for 100kHz Sinewave at 10mV<sub>PP</sub>, 100mV<sub>PP</sub>, and 1V<sub>PP</sub>

12 Submit



#### STABILIZED WEIN-BRIDGE OSCILLATOR

Adding Wein-bridge feedback to the above AGC amplifier produces an amplitude-stabilized oscillator. As Figure 34 shows, this alternative requires the addition of just two resistors ( $R_{W1}$ ,  $R_{W2}$ ) and two capacitors ( $C_{W1}$ ,  $C_{W2}$ ).

Connecting the feedback network to the amplifier noninverting input introduces positive feedback to induce oscillation. The feedback factor displays a frequency dependence due to the changing impedances of the  $C_{\rm W}$  capacitors. As frequency increases, the decreasing impedance of the  $C_{\rm W2}$  capacitor increases the feedback factor. Simultaneously, the decreasing impedance of the  $C_{\rm W1}$  capacitor decreases this factor. Analysis shows

that the maximum factor occurs at  $f_W = \frac{1}{2\pi R_W C_W} H_z$ , making this the frequency most conducive to oscillation. At this frequency, the impedance

magnitude of C<sub>W</sub> equals R<sub>W</sub>, and inspection of the circuit shows that this condition produces a feedback factor of 1/3. Thus, self-sustaining oscillation requires a gain of three through the amplifier. The AGC circuitry establishes this gain level. Following initial circuit turn-on, R<sub>1</sub> begins charging C<sub>H</sub> negative, increasing the amplifier gain from its minimum. When this gain reaches three, oscillation begins at fw; the continued charging effect of R<sub>1</sub> makes the oscillation amplitude grow. This growth continues until that amplitude reaches a peak value equal to V<sub>R</sub>. Then, the AGC circuit counteracts the R<sub>1</sub> effect, controlling the peak amplitude at V<sub>R</sub> by holding the amplifier gain at a level of three. Making V<sub>R</sub> an ac signal, rather than a dc reference, produces amplitude modulation of the oscillator output.



Figure 34. Amplitude-Stabilized Oscillator



#### LOW-DRIFT WIDEBAND LOG AMP

The VCA810 can be used to provide a 2.5MHz (-3dB) log amp with low offset voltage and low gain drift. The exponential gain-control characteristic of the VCA810 permits simple generation temperature-compensated logarithmic response. Enclosing the exponential function in an op-amp feedback path inverts this function, producing the log response. Figure 35 shows the practical implementation of this technique. A dc reference voltage, V<sub>R</sub>, sets the VCA810 inverting input voltage. This configuration makes the amplifier output voltage

$$V_{OA} = -GV_R$$
, where  $G = 10^{-2(V_C + 1)}$ 



Figure 35. Temperature-Compensated Log Response

A second input voltage also influences  $V_{\text{OA}}$  through control of gain G. The feedback op amp forces VOA to equal the input voltage V<sub>IN</sub> connected at the op amp inverting input. Any difference between these two signals drops across  $R_3$ , producing a feedback current that charges C<sub>C</sub>. The resulting change in V<sub>OL</sub> adjusts the gain of the VCA810 to change V<sub>OA</sub>.

At equilibrium:

$$V_{OA} = V_{IN} = -V_{R} \cdot 10^{-2(V_{C} + 1)}$$
 (1)

The op amp forces this equality by supplying the gain  $V_{\text{C}} = \frac{R_{\text{1}} \bullet V_{\text{OL}}}{R_{\text{1}} + R_{\text{2}}} \, .$  control voltage,

Combining the last two expressions and solving for V<sub>OI</sub> yields the circuit's logarithmic response:

$$V_{OL} = -\left(1 + \frac{R_2}{R_1}\right) \bullet \left[1 + 0.5 \bullet \log\left(-\frac{V_{IN}}{V_R}\right)\right]$$
 (2)

An examination of this result illustrates several circuit characteristics. First, the argument of the log term, -V<sub>IN</sub>/V<sub>R</sub>, reveals an option and a constraint. In Figure 35, V<sub>R</sub> represents a dc reference voltage. Optionally, making this voltage a second signal

produces log-ratio operation. Either way, the log term's argument constrains the polarities of V<sub>R</sub> and V<sub>IN</sub>. These two voltages must be of opposite polarities to ensure a positive argument. This polarity combination results when V<sub>R</sub> connects to the inverting input of the VCA810. Alternately, switching V<sub>R</sub> to the amplifier noninverting input removes the minus sign of the log term argument. Then, both voltages must be of the same polarity in order to produce a positive argument. In either case, the positive polarity requirement of the argument restricts V<sub>IN</sub> to a unipolar range. Figure 36 illustrates these constraints.



Figure 36. Test Result for LOG Amp for  $V_R$  = -100mV

The above V<sub>OL</sub> expression reflects a circuit gain introduced by the presence of R<sub>1</sub> and R<sub>2</sub>. This feature adds a convenient scaling control to the circuit. However, a practical matter sets a minimum level for this gain. The voltage divider formed by R<sub>1</sub> and R<sub>2</sub> attenuates the voltage supplied to the V<sub>C</sub> terminal by the op amp. This attenuation must be great enough to prevent any possibility of an overload voltage at the V<sub>C</sub> terminal. Such an overload saturates the VCA810 gain-control circuitry, reducing the amplifier's gain. For the feedback connection of Figure 35, this overload condition permits a circuit latch. To prevent this, choose R<sub>1</sub> and R<sub>2</sub> to ensure that the op amp cannot possibly deliver a more negative input than -2.5V to the V<sub>C</sub> terminal.

Figure 36 exhibits three zones of operation described below:

**Zone I:**  $V_C > 0V$ . The VCA810 is operating in full attenuation (-80dB). The noninverting input of the OPA820 will see ~0V. VoL is going to be the integration of the input signal.

**Zone II:**  $-2V < V_C < 0V$ . The VCA810 is in its normal operating mode, creating the log relationship in Equation 2.



**Zone III:**  $V_C < -2V$ . The VCA810 control pin is out of range, and some measure should be taken so that it does not exceed -2.5V. A limiting action could be achieved by using a voltage limiting amplifier.

#### LOW-DRIFT, WIDEBAND EXPONENTIAL AMP

A common use of the log amp above involves signal compounding. The inverse function, signal expanding, requires an exponential transfer function. The VCA810 produces this latter response directly, as shown in Figure 37. DC reference  $V_{R}$  again sets the amplifier input voltage, and the input signal  $V_{IN}$  now drives the gain control point. Resistors  $R_{1}$  and  $R_{2}$  attenuate this drive to prevent overloading the gain control input. Setting these resistors at the same values as in the preceding log amp produces an exponential amplifier with the inverse function of the log amp.



Figure 37. Exponential Amplifier

Testing the circuit given in Figure 37 gives the exponential response shown in Figure 38.



Figure 38. Exponential Amplifier Response

#### **VOLTAGE-CONTROLLED LOW-PASS FILTER**

In the circuit of Figure 39, the VCA810 serves as the variable-gain element of a voltage-controlled low-pass filter. This section discusses how this implementation expands the circuit voltage swing capability over that normally achieved with the equivalent multiplier implementation. The circuit response pole responds to control voltage  $V_{\rm C}$  according to the relationship in Equation 3:

$$f_{p} = \frac{G}{2\pi R_{2}C} \tag{3}$$

where  $G = 10^{-2(V_c + 1)}$ 

With the components shown, the circuit provides a linear variation of the low-pass cutoff from 300Hz to 1MHz.



Figure 39. Tunable Low-Pass Filter

The response control results from amplification of the feedback voltage applied to  $R_2$ . First, consider the case where the VCA810 produces G=1. Then, the circuit performs as if this amplifier were replaced by a short circuit. Visually doing so leaves a simple voltage amplifier with a feedback resistor bypassed by a capacitor. This basic circuit produces a response

pole at 
$$f_P = \frac{G}{2\pi R_2 C}$$



For G > 1, the circuit applies a greater voltage to  $R_2$ , increasing the feedback current this resistor supplies to the summing junction of the OPA820. The increased feedback current produces the same result as if  $R_2$  had been decreased in value in the basic circuit described above. Decreasing the effective  $R_2$  resistance moves the circuit pole to a higher

frequency, producing the control.  $t_{P} = \frac{1}{2\pi R_{2}C}$  response control.

Finite loop gain and a signal-swing limitation set performance boundaries for the circuit. Both limitations occur when the VCA810 attenuates, rather than amplifies, the feedback signal. These two limitations reduce the circuit's utility at the lower extreme of the VCA810 gain range. For  $-1 \le V_C \le 0$ , this amplifier produces attenuating gains in the range from 0dB to -40dB. This range directly reduces the net gain in the circuit's feedback loop, increasing gain error effects. Additionally, this attenuation transfers an output swing limitation from the OPA820 output to the overall circuit's output. Note that OPA820 output voltage, V<sub>OA</sub>, relates to V<sub>O</sub> through the expression,  $V_O = G \bullet V_{OA}$ . Thus, a G < 1 limits the maximum  $V_O$ swing to a value less than the maximum V<sub>OA</sub> swing.

Figure 40 shows the low-pass frequency for different control voltages.



Figure 40. Voltage-Controlled Low-Pass Filter Frequency Response

#### **TUNABLE EQUALIZER**

A circuit analogous to the above low-pass filter produces a voltage-controlled equalizer response. The gain control provided by the VCA810 of Figure 41 varies this circuit response zero from 1Hz to 10kHz, according to the relationship of Equation 4:

$$f_Z \approx \frac{G}{2\pi G R_1 C}$$
 (4)

To visualize the circuit's operation, consider a circuit condition and an approximation that permit replacing the VCA810 and  $R_3$  with short circuits. First, consider the case where the VCA810 produces G=1. Replacing this amplifier with a short circuit leaves the operation unchanged. In this shorted state, the circuit is simply a voltage amplifier with an R-C bypass around  $R_1$ . The resistance of this bypass,  $R_3$ , serves only to phase-compensate the circuit, and practical factors make  $R_3 << R_1$ . Neglecting  $R_3$  for the moment, the circuit becomes just a voltage amplifier with a capacitive bypass of  $R_1$ . This circuit produces

a response zero at 
$$f_Z \approx \frac{1}{2\pi R_1 C}$$

Adding the VCA810 as shown in Figure 41 permits amplification of the signal applied to capacitor C, and produces voltage control of the frequency  $f_Z$ . Amplified signal voltage on C increases the signal current conducted by the capacitor to the op amp feedback network. The result is the same as if C had been increased in value to  $G_C$ . Replacing C with this effective capacitance value produces the circuit

control expression 
$$f_Z \approx \frac{1}{2\pi R_1 GC}$$



Figure 41. Tunable Equalizer



Another factor limits the high-frequency performance of the resulting high-pass filter: the finite bandwidth of the op amp. This limits the frequency duration of the equalizer response. Limitations such as bandwidth and stability are clearly shown in Figure 42.



Figure 42. Amplifier Noise Gain and A<sub>OL</sub> for Different Gain

Other limitations of this circuit are stability versus VCA810 gain and input signal level for the circuit. Figure 42 also illustrates these two factors. As the VCA810 gain increases, the crossover slope between the  $A_{OL}$  curve of the OPA846 and noise gain will be greater than 20dB/decade, rendering the circuit unstable. The signal level for high gain of the VCA810 will meet two limitations: the output voltage swings of both the VCA810 and the OPA846. The expression  $V_{OA} = GV_{I}$  relates these two voltages. Thus, an output voltage limit  $V_{OAL}$  constrains the input voltage to  $V_{I} \leq V_{OAL}/G$ .

With the components shown, BW = 50kHz. This bandwidth provides an integrator response duration of four decades of frequency for  $f_Z = 1Hz$ , dropping to one decade for  $f_Z = 10kHz$ .

# VOLTAGE-CONTROLLED BAND-PASS FILTER

The variable gain of the VCA810 also provides voltage control over the center frequency of a band-pass filter. As shown in Figure 43, this filter follows from the state-variable configuration with the VCA810 replacing the inverter common to that configuration. Variation of the VCA810 gain moves the filter's center frequency through a 100:1 range following the relationship of Equation 5:

$$f_{O} = \frac{10^{-(V_{c} + 1)}}{2\pi RC} \tag{5}$$

As before, variable gain controls a circuit time constant to vary the filter response. The gain of the VCA810 amplifies or attenuates the signal driving the lower integrator of the circuit. This amplification alters the effective resistance of the integrator time constant, producing the response of Equation 6:

$$\frac{V_{o}}{V_{I}} = \frac{-\frac{s}{nRC}}{s^{2} + \frac{s}{nRC} + \frac{G}{R^{2}C^{2}}}$$
(6)

Evaluation of this response equation reveals a passband gain of  $A_O = -1$ , a bandwidth of BW =  $1/(2\pi RC)$ , and a selectivity of  $Q = n \cdot 10^{-(V_C + 1)}$ . Note that variation of control voltage  $V_C$  alters Q but not bandwidth.

The gain provided by the VCA810 restricts the output swing of the filter. Output signal  $V_{\rm O}$  must be constrained to a level that does not drive the VCA810 output,  $V_{\rm OA}$ , into its saturation limit. Note that these two outputs have voltage swings related by  $V_{\rm OA} = G_{\rm VO}$ . Thus, a swing limit  $V_{\rm OAL}$  imposes a circuit output limit of  $V_{\rm OL} \leq V_{\rm OAL}/G$ .

See Figure 44 for the frequency response for two different gain conditions of the schematic shown in Figure 43. In particular, notice the center frequency shift and the selectivity of Q changing as the gain is increased.





Figure 43. Tunable Band-Pass Filter



Figure 44. Tunable Band-Pass Filter Response



#### **DESIGN-IN TOOLS**

#### **DEMONSTRATION BOARDS**

A printed circuit board (PCB) is available to assist in the initial evaluation of circuit performance using the VCA810. This evaluation board (EVM) is available free, as an unpopulated PCB delivered with descriptive documentation. The summary information for this board is shown in Table 1.

**Table 1. EVM Ordering Information** 

| PRODUCT  | PACKAGE | BOARD PART<br>NUMBER | LITERATURE<br>REQUEST<br>NUMBER |
|----------|---------|----------------------|---------------------------------|
| VCA810ID | SO-8    | DEM-VCA-SO-1A        | SBOU025                         |

Go to the Texas Instruments website (www.ti.com) to request an evaluation board through the VCA810 product folder.

#### MACROMODELS AND APPLICATIONS SUPPORT

Computer simulation of circuit performance using is often useful when analyzing performance of analog circuits and systems. This is particularly true for video and RF amplifier circuits where parasitic capacitance and inductance can play a major role in circuit performance. A SPICE model for the VCA810 is available through the TI web page. The applications group is also available for design assistance. The models available from TI predict typical small-signal ac performance, transient steps, dc performance, and noise under a wide variety of operating conditions. The models include the noise terms found in the electrical specifications of the relevant product data sheet.

#### **OPERATING SUGGESTIONS**

#### INPUT/OUTPUT RANGE

The VCA810's 80dB gain range allows the user to handle an exceptionally wide range of input signal levels. If the input and output voltage range specifications are exceeded, however, distortion and amplifier overdrive will occur. The VCA810 maximum input and output voltage range is best illustrated in the Typical Characteristics plot, Input/Output Range vs Gain (Figure 11). This chart plots input and output voltages versus gain in dB.

The maximum input voltage range is the largest at full attenuation (-40dB) and decreases as the gain increases. Similarly, the maximum useful output voltage range increases as the input decreases. We can distinguish three overloading issues as a result of the operating mode: high attenuation, mid-range gain-attenuation, and high gain.

From -40dB to -10dB, gain overdriving the input stage is the only method to overdrive the VCA810. Preventing this type of overdrive is achieved by limiting the input voltage range.

From -10dB to +40dB, overdriving can be prevented by limiting the output voltage range. There are two limiting mechanisms operating in this situation. From -10dB to +10dB, an internal stage is the limiting factor; from +10dB to +40dB, the output stage is the limiting factor.

Output overdriving occurs when either the maximum output voltage swing or output current is exceeded. The VCA810 high output current of ±60mA ensures that virtually all output overdrives will be limited by voltage swing rather than by current limiting. Table 2 summarizes these overdrive conditions.

**Table 2. Output Signal Compression** 

| GAIN RANGE           | LIMITING<br>MECHANISM       | TO PREVENT, OPERATE DEVICE WITHIN: |  |  |  |
|----------------------|-----------------------------|------------------------------------|--|--|--|
| -40dB < G < -10dB    | Input Stage<br>Overdrive    | Input Voltage Range                |  |  |  |
| -10dB < G <<br>+10dB | Internal Stage<br>Overdrive | Output Voltage Range               |  |  |  |
| +5dB < G <<br>+40dB  | Output Stage<br>Overdrive   | Output Voltage Range               |  |  |  |

#### OVERDRIVE RECOVERY

As shown in the Typical Characteristics plot, Input/Output Range vs Gain (Figure 11), the onset of overdrive occurs whenever the actual output begins to deviate from the ideal expected output. If possible, the user should operate the VCA810 within the linear regions shown in order to minimize signal distortion and overdrive delay time. However, instances of amplifier overdrive are quite common in automatic gain control (AGC) circuits, which involve the application of variable gain to input signals of varying levels. The VCA810 design incorporates circuitry that allows it to recover from most overdrive conditions in 200ns or less. Overdrive recovery time is defined as the time required for the output to return from overdrive to linear operation, following the removal of either an input or gain-control overdrive signal. The overdrive plots for maximum gain and maximum attenuation are shown in the Typical Characteristics.

Copyright © 2003-2010, Texas Instruments Incorporated



#### **OUTPUT OFFSET ERROR**

Several elements contribute to the output offset voltage error; among them are the input offset voltage, the output offset voltage, the input bias current and the input offset current. To simplify the following analysis, the output offset voltage error is dependent only on the output-offset voltage of the VCA810 and the input offset voltage. The output offset error can then be expressed as Equation 7:

$$V_{OS} = V_{OSO} + 10^{\left(\frac{G_{GB}}{20}\right)} \cdot V_{IOS}$$
 (7)

#### Where:

- V<sub>OS</sub> = Output offset error
- V<sub>OSO</sub> = Output offset voltage
- G<sub>dB</sub> = VCA810 gain in dB
- V<sub>IOS</sub> = Input offset voltage

This is shown in Figure 45.



Figure 45. Output Offset Error versus Gain

The histogram *Output Offset Voltage at Maximum Gain* (Figure 18) in the Typical Characteristics curves shows the distribution for the output offset voltage at maximum gain.

#### OFFSET ADJUSTMENT

Where desired, the offset of the VCA810 can be removed as shown in Figure 46. This circuit simply presents a dc voltage to one of the amplifier inputs to counteract the offset error voltage. For best offset performance, the trim adjustment should be made with the amplifier set at the maximum gain of the intended application. The offset voltage of the VCA810 varies with gain as shown in Figure 45, limiting the complete offset cancellation to one selected gain. Selecting the maximum gain optimizes offset performance for higher gains where high amplification of the offset effects produces the greatest output offset. Two features minimize the offset control circuit noise contribution to the amplifier input circuit. First, making the resistance of R<sub>2</sub> a low value minimizes the noise directly introduced by the control circuit. This approach reduces both the thermal noise of the resistor and the noise produced by the resistor with the amplifier input noise current. A second noise reduction results from capacitive bypass of the potentiometer output. This reduction filters out power-supply noise that would otherwise couple to the amplifier input.



Figure 46. Optional Offset Adjustment

This filtering action diminishes as the wiper position approaches either end of the potentiometer, but practical conditions prevent such settings. Over its full adjustment range, the offset control circuit produces a ±5mV input offset correction for the values shown. However, the VCA810 only requires one-tenth of this range for offset correction, assuring that the potentiometer wiper will always be near the potentiometer center. With this setting, the resistance seen at the wiper remains high, which stabilizes the filtering function.

Product Folder Link(s): VCA810



#### **GAIN CONTROL**

The VCA810 gain is controlled by means of a unipolar negative voltage applied between ground and the gain control input, pin 3. If use of the output disable feature is required, a ground-referenced bipolar voltage is needed. Output disable occurs for  $+0.15V \le V_C \le +2V$ , and produces greater than 80dB of attenuation. The control voltage should be limited to +2V in disable mode, and -2.5V in gain mode in order to prevent saturation of internal circuitry. The VCA810 gain-control input has a -3dB bandwidth of 25MHz and varies with frequency, as shown in the Typical Characteristics curves. This wide bandwidth, although useful for many applications, can allow high-frequency noise to modulate the gain control input. In practice, this can be easily avoided by filtering the control input, as shown in Figure 47. Rp should be no greater than  $100\Omega$  so as not to introduce gain errors by interacting with the gain control input bias current of 6µA.



Figure 47. Control Line Filtering

#### **GAIN CONTROL AND TEEPLE POINT**

When the VCA810 control voltage reaches -1.5V, also referred to as the Teeple point, the signal path undergoes major changes. From 0V to the Teeple point, the gain is controlled by one bank of amplifiers: a low-gain VCA. As the Teeple point is passed, the signal path is switched to a higher gain VCA. This gain-stage switching can be seen most clearly in the Control Voltage Noise Density VS Characteristics curve (Figure 13). The output-referred voltage noise density increases proportionally to the control voltage and reaches a maximum value at the Teeple point. As the gain increases and the internal stages switch, the output-referred voltage noise density drops suddenly and restarts its proportional increase with the gain.

#### NOISE PERFORMANCE

The VCA810 offers 2.4nV/ $\sqrt{\text{Hz}}$  input-referred voltage noise and 1.8 pA/ $\sqrt{\text{Hz}}$  input-referred current noise at a gain of +40dB. The input-referred voltage noise, and the input-referred current noise terms, combine to give low output noise under a wide variety of operating conditions. Figure 48 shows the op amp noise analysis model with all the noise terms included. In this model, all noise terms are taken to be noise voltage or current density terms in either  $nV/\sqrt{\text{Hz}}$  or  $pA/\sqrt{\text{Hz}}$ .



Figure 48. VCA810 Noise Analysis Model

The total output spot noise voltage can be computed as the square root of the sum of all squared output noise voltage contributors. Equation 8 shows the general form for the output noise voltage using the terms shown in Figure 48.

$$E_{O} = G_{(V/V)} \bullet \sqrt{E_{NI}^{2} + (I_{BI}R_{T})^{2} + (I_{BN}R_{S})^{2} + 4kT(R_{S} + R_{T})}$$
(8)

Dividing this expression by the gain will give the equivalent input-referred spot-noise voltage at the noninverting input as shown by Equation 9.

$$E_{N} = \sqrt{E_{NI}^{2} + (I_{BI}R_{T})^{2} + (I_{BN}R_{S})^{2} + 4kT(R_{S} + R_{T})}$$
(9)

Evaluating these two equations for the VCA810 circuit and component values shown in Figure 30 (maximizing gain) will give a total output spot-noise voltage of 272.3nV $\sqrt{\text{Hz}}$  and a total equivalent input-referred spot-noise voltage of 2.72nV $\sqrt{\text{Hz}}$ . This total input-referred spot-noise voltage is higher than the 2.4nV $\sqrt{\text{Hz}}$  specification for the VCA810 alone. This reflects the noise added to the output by the input current noise times the input resistance R<sub>S</sub> and R<sub>T</sub>. Keeping input impedance low is required to maintain low total equivalent input-referred spot-noise voltage.



#### THERMAL ANALYSIS

The VCA810 will not require heatsinking or airflow in most applications. Maximum desired junction temperature would set the maximum allowed internal power dissipation as described in this section. In no case should the maximum junction temperature be allowed to exceed +150°C.

Operating junction temperature (T<sub>J</sub>) is given by Equation 10:

$$T_{J} = T_{A} + P_{D} \times \theta_{JA} \tag{10}$$

The total internal power dissipation ( $P_D$ ) is the sum of quiescent power ( $P_{DQ}$ ) and additional power dissipated in the output stage ( $P_{DL}$ ) to deliver load power. Quiescent power is simply the specified no-load supply current times the total supply voltage across the part.  $P_{DL}$  depends on the required output signal and load; for a grounded resistive load, however, it is at a maximum when the output is fixed at a voltage equal to one-half of either supply voltage (for equal bipolar supplies). Under this worst-case condition,  $P_{DL} = V_S^2/(4 - R_L)$ , where  $R_L$  is the resistive load.

Note that it is the power in the output stage and not in the load that determines internal power dissipation. As a worst-case example, compute the maximum  $T_J$  using an VCA810ID (SO-8 package) in the circuit of Figure 30 operating at maximum gain and at the maximum specified ambient temperature of +85°C.

$$P_D = 10V(24.8mA) + 5^2/(4 \bullet 500\Omega) = 260.5mW$$
  
Maximum  $T_J = +85^{\circ}C + (0.260W \bullet +125^{\circ}C/W) = 117.6^{\circ}C$ 

This maximum operating junction temperature is well below most system level targets. Most applications will be lower since an absolute worst-case output stage power was assumed in this calculation of  $V_{\rm S}/2$  which is beyond the output voltage range for the VCA810.

#### **BOARD LAYOUT**

Achieving optimum performance with a high-frequency amplifier such as the VCA810 requires careful attention to board layout parasitic and external component types. Recommendations that will optimize performance include:

a) Minimize parasitic capacitance to any ac ground for all of the signal I/O pins. This includes the ground pin (pin 2). Parasitic capacitance on the output can cause instability: on both the inverting input and the noninverting input, it can react with the source impedance to cause unintentional band limiting. To

reduce unwanted capacitance, a window around the signal I/O pins should be opened in all of the ground and power planes around those pins. Otherwise, ground and power planes should be unbroken elsewhere on the board. Place a small series resistance (>  $25\Omega)$  with the input pin connected to ground to help decouple package parasitic.

- b) Minimize the distance (less than 0.25" or 6.35mm) from the power-supply pins high-frequency  $0.1\mu F$  decoupling capacitors. At the device pins, the ground and power plane layout should not be in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and the decoupling capacitors. The power-supply connections should always be decoupled with these capacitors. Larger (2.2µF to 6.8µF) decoupling capacitors, effective at lower frequencies, should also be used on the main supply pins. These capacitors may be placed somewhat farther from the device and may be shared among several devices in the same area of the PCB.
- c) Careful selection and placement of external components will preserve the high-frequency performance of the VCA810. Resistors should be a very low reactance type. Surface-mount resistors work best and allow a tighter overall layout. Metal-film and carbon composition, axially-leaded resistors can also provide good high-frequency performance. Again, keep the leads and PCB trace length as short as possible. Never use wire-wound type resistors in a high-frequency application. Since the output pin is the most sensitive to parasitic capacitance, always position the series output resistor, if any, as close as possible to the output pin. Other network components, such as inverting or noninverting input termination resistors, should also be placed close to the package.
- d) Connections to other wideband devices on the board may be made with short direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Relatively wide traces (50mils to 100mils, or 1.27mm to 2.54mm) should be used, preferably with ground and power planes opened up around them.
- e) Socketing a high-speed part like the VCA810 is not recommended. The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network, which can make it almost impossible to achieve a smooth, stable frequency response. Best results are obtained by soldering the VCA810 onto the board.

22

www.ti.com

#### INPUT AND ESD PROTECTION

The VCA810 is built using a very high-speed complementary bipolar process. The internal junction breakdown voltages are relatively low for these very small geometry devices. These breakdowns are reflected in the Absolute Maximum Ratings table.

All pins on the VCA810 are internally protected from ESD by means of a pair of back-to-back, reverse-biased diodes to either power supply, as shown in Figure 49. These diodes begin to conduct when the pin voltage exceeds either power supply by about 0.7V. This situation can occur with loss of the amplifier power supplies while a signal source is still

present. The diodes can typically withstand a continuous current of 30mA without destruction. To ensure long-term reliability, however, diode current should be externally limited to 10mA whenever possible.



Figure 49. Internal ESD Protection

#### **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | Updated document format to current standards  Deleted lead temperature specification from Absolute Maximum Ratings table  Corrected typo in Figure 30 |      |  |  |  |  |  |  |  |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|--|--|
| • | Updated document format to current standards                                                                                                          | 1    |  |  |  |  |  |  |  |
| • | Deleted lead temperature specification from Absolute Maximum Ratings table                                                                            | 2    |  |  |  |  |  |  |  |
| • | Corrected typo in Figure 30                                                                                                                           | 11   |  |  |  |  |  |  |  |
| С | hanges from Revision D (February, 2006) to Revision E                                                                                                 | Page |  |  |  |  |  |  |  |
| • | Changed rails quantity from 100 to 75.                                                                                                                | 2    |  |  |  |  |  |  |  |
| • | Changed storage temperature minimum value in Absolute Maximum Ratings table from -40°C to -65                                                         | °C 2 |  |  |  |  |  |  |  |





28-Sep-2010

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| VCA810AID        | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |
| VCA810AIDG4      | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |
| VCA810AIDR       | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |
| VCA810AIDRG4     | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |
| VCA810ID         | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |
| VCA810IDG4       | ACTIVE                | SOIC         | D                  | 8    | 75          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Request Free Samples        |
| VCA810IDR        | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |
| VCA810IDRG4      | ACTIVE                | SOIC         | D                  | 8    | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-2-260C-1 YEAR          | Purchase Samples            |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.



### **PACKAGE OPTION ADDENDUM**

28-Sep-2010

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 12-Aug-2011

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| 7 til dillionolollo aro nominar |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|---------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| VCA810AIDR                      | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| VCA810IDR                       | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 12-Aug-2011



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| VCA810AIDR | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |
| VCA810IDR  | SOIC         | D               | 8    | 2500 | 346.0       | 346.0      | 29.0        |

### D (R-PDSO-G8)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AA.



# D (R-PDSO-G8)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications                     |                                   |
|-----------------------------|------------------------|----------------------------------|-----------------------------------|
| Audio                       | www.ti.com/audio       | Communications and Telecom       | www.ti.com/communications         |
| Amplifiers                  | amplifier.ti.com       | Computers and Peripherals        | www.ti.com/computers              |
| Data Converters             | dataconverter.ti.com   | Consumer Electronics             | www.ti.com/consumer-apps          |
| DLP® Products               | www.dlp.com            | Energy and Lighting              | www.ti.com/energy                 |
| DSP                         | dsp.ti.com             | Industrial                       | www.ti.com/industrial             |
| Clocks and Timers           | www.ti.com/clocks      | Medical                          | www.ti.com/medical                |
| Interface                   | interface.ti.com       | Security                         | www.ti.com/security               |
| Logic                       | logic.ti.com           | Space, Avionics and Defense      | www.ti.com/space-avionics-defense |
| Power Mgmt                  | power.ti.com           | Transportation and<br>Automotive | www.ti.com/automotive             |
| Microcontrollers            | microcontroller.ti.com | Video and Imaging                | www.ti.com/video                  |
| RFID                        | www.ti-rfid.com        | Wireless                         | www.ti.com/wireless-apps          |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        |                                  |                                   |

**TI E2E Community Home Page** 

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated

e2e.ti.com